The HYB 314175BJ/BJL is the new generation dynamic RAM organized as 262 144 words by
16-bit. The HYB 314175BJ/BJL utilizes CMOS silicon gate process as well as advanced circuit
techniques to provide wide operation margins, both internally and for the system user. Multiplexed
address inputs permit the HYB 314175BJ/BJL to be packed in a standard plastic 400mil wide
P-SOJ-40-1 package. This package size provides high system bit densities and is compatible with
commonly used automatic testing and insertion equipment. System oriented features include Self
Refresh (L-Version), single + 3.3 V (± 0.3 V) power supply, direct interfacing with high performance
logic device families.
Semiconductor Group1
7.96
HYB 314175BJ/BJL-50/-55/-60
3.3V 256K x 16 EDO-DRAM
Ordering Information
TypeOrdering CodePackageDescription
HYB 314175BJ-50Q67100 - Q2148P-SOJ-40-13.3 V 50 ns 256 Kx16 EDO-DRAM
HYB 314175BJ-55on requestP-SOJ-40-13.3 V 55 ns 256 Kx16 EDO-DRAM
HYB 314175BJ-60Q67100 - Q2149P-SOJ-40-13.3 V 60 ns 256 Kx16 EDO-DRAM
HYB 314175BJL-50on requestP-SOJ-40-13.3 V 50 ns 256 Kx16 EDO- DRAM
HYB 314175BJL-55on requestP-SOJ-40-13.3 V 55 ns 256 Kx16 EDO- DRAM
HYB 314175BJL-60on requestP-SOJ-40-13.3 V 60 ns 256 Kx16 EDO-DRAM
Truth Table
RASLCASUCASWEOEI/O1-I/O8I/O9-I/O16Operation
Operating temperature range ........................................................................................ 0 to + 70 °C
Storage temperature range..................................................................................... – 55 to + 150 °C
Input/output voltage .....................................................................................– 1 to (VCC + 0.5, 4.6) V
Power supply voltage...................................................................................................– 1 to + 4.6 V
Data out current (short circuit) ................................................................................................50 mA
Note:
Stresses above those listed under“Absolute Maximum Ratings” may cause permanent
damage of the device. Exposure to absolute maximum rating conditions for extended periods
may affect device reliability.
DC Characteristics
T
= 0 to 70 °C; VSS = 0 V; VCC = 3.3 V ± 0.3 V, tT = 2 ns
A
ParameterSymbolLimit ValuesUnit Notes
min.max.
Input high voltage
Input low voltageV
LVTTL Output high voltage (I
LVTTL Output low voltage (I
LVCMOS Output high voltage (I
LVCMOS Output low voltage (I
= – 2.0 mA)V
OUT
= 2 mA)V
OUT
= – 100 µA)V
OUT
= 100 µA)V
OUT
Input leakage current, any input
V
IH
IL
OH
OL
OH
OL
I
I(L)
2.4VCC + 0.5V
– 1.00.8V
2.4–V
–0.4V
2.4–V
–0.4V
– 1010µA
1
1
1
1
1
1
1
(0 V < VIN < 7 V, all other inputs = 0 V)
Output leakage current
(DO is disabled, 0 V < V
OUT
Average VCC supply current:
< VCC)
-50 version
-55 version
-60 version
I
I
O(L)
CC1
– 1010µA
–
125
mA
120
105
1
2, 3, 4
Standby VCC supply current
(RAS = LCAS = UCAS = WE = VIH)
Average
V
supply current during
CC
RAS-only refresh cycles:
-50 version
-55 version
-60 version
Semiconductor Group5
I
I
CC2
CC3
–2mA–
–
125
mA
120
105
2, 4
HYB 314175BJ/BJL-50/-55/-60
3.3V 256K x 16 EDO-DRAM
DC Characteristics (cont’d)
ParameterSymbolLimit ValuesUnit Test
min.max.
Condition
Average
V
supply current during
CC
hyper page mode (EDO) operation:
-50 version
-55 version
-60 version
Standby VCC supply current
(RAS = LCAS = UCAS = WE = VCC – 0.2 V)
Average VCC supply current during
CAS-before-RAS refresh mode:
-50 version
-55 version
-60 version
Standby VCC current (L-version)
(RAS = LCAS = UCAS = WE = VCC– 0.2 V)
Self Refresh Current (L-version)
RAS, LCAS, UCAS = 0.2V
(
A0–A8=VCC – 0.2 V or 0.2 V)
I
I
I
I
I
CC4
CC5
CC6
CC5
CCS
–
115
mA
2, 3, 4
115
100
–1mA
–
125
mA
1
2, 4
120
105
–200µA
–250µA
Capacitance
T
= 0 to 70 °C; VCC = 3.3 V ± 0.3 V, f = 1 MHz
A
ParameterSymbolLimit ValuesUnit
min.max.
Input capacitance (A0 to A8)
Input capacitance (
RAS, UCAS, LCAS, WE, OE)C
Output capacitance (l/O1 to l/O16)
C
C
I1
I2
IO
–5pF
–7pF
–7pF
Semiconductor Group6
HYB 314175BJ/BJL-50/-55/-60
3.3V 256K x 16 EDO-DRAM
AC Characteristics
T
= 0 to 70 °C; VSS = 0 V; VCC = 3.3 V ± 0.3 V, tT = 2 ns
A
5) 6)
ParameterSymbolLimit ValuesUnitNote
-50-55-60
minmax minmax minmax
Common Parameters
Random read or write cycle timet
RAS precharge timet
RAS pulse widtht
CAS pulse widtht
Row address setup time
Row address hold time
Column address setup time
Column address hold time
RAS to CAS delaytimet
RAS to column address delay timet
RAS hold timet
CAS hold timet
CAS to RAS precharge timet
Transition time(rise and fall)
Refresh periodt
Refresh period (L-version)