•1024 refresh cycles / 128 ms for Low Power Version
•Plastic Packages: P-SOJ-26/20-5 with 300 mil width
Semiconductor Group 1 4.96
HYB 314405BJ/BJL-50/-60/-70
3.3V 1M x 4 EDO - DRAM
The HYB 314405BJ/BJL is the new generation dynamic RAM organized as 1 048 576 words by
4-bit. The HYB 314405BJ/BJL utilizes CMOS silicon gate process as well as advances circuit
techniques to provide wide operation margins, both internally and for the system user. Multiplexed
address inputs permit the HYB 314405BJ/BJL to be packed in a standard plastic P-SOJ-26/20
package. This package size provides high system bit densities and is compatible with commonly
used automatic testing and insertion equipment. System oriented features include single + 3.3 V
(± 0.3 V) power supply, direct interfacing with high performance logic device families.
Ordering Information
TypeOrdering CodePackageDescriptions
HYB 314405BJ-50Q67100-Q2122P-SOJ-26/20-53.3 V EDO-DRAM
(access time 50 ns)
HYB 314405BJ-60Q67100-Q2124P-SOJ-26/20-53.3 V EDO-DRAM
(access time 60 ns)
HYB 314405BJ-70Q67100-Q2126P-SOJ-26/20-53.3 V EDO-DRAM
(access time 70 ns)
HYB 314405BJL-50on requestP-SOJ-26/20-53.3 V Low Power EDO-DRAM
(access time 50 ns)
HYB 314405BJL-60on requestP-SOJ-26/20-53.3 V Low Power EDO-DRAM
(access time 60 ns)
HYB 314405BJL-70on requestP-SOJ-26/20-53.3 V Low Power EDO-DRAM
Operating temperature range ............................................................................................0 to 70 ˚C
Storage temperature range......................................................................................– 55 to + 150 ˚C
Input/output voltage .....................................................................................................– 1 to + 4.6 V
Power Supply voltage..................................................................................................– 1 to + 4.6 V
Data out current (short circuit) ................................................................................................50 mA
Note:
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent
damage of the device. Exposure to absolute maximum rating conditions for extended
periods may affect device reliability.
DC Characteristics
T
= 0 to 70 ˚C, VSS = 0 V, VCC = 3.3 V ± 0.3 V, tT = 2 ns
A
ParameterSymbolLimit ValuesUnit Test
Condition
1)
1)
1)
1)
1)
2) 3)4)
Input high voltage
Input low voltageV
TTL Output high voltage (I
TTL Output low voltage (I
CMOS Output high voltage (I
CMOS Output low voltage (
= – 2 mA)V
OUT
= 2 mA)V
OUT
= – 100 µA)V
OUT
I
= 100 µA)V
OUT
Input leakage current, any input
(0 V <
V
< VCC + 0.3 V, all other input = 0 V)
in
Output leakage current, any input
(DO is disabled, 0 V < V
V
Average
supply current
CC
< VCC + 0.3 V)
OUT
-50 version
-60 version
-70 version
V
I
I
I
IH
IL
OH
OL
OH
OL
I(L)
I(L)
CC1
min.max.
2.0VCC + 0.5 V
– 1.00.8V
2.4–V
–0.4V
V
– 0.2 –V
CC
–0.2V
– 1010µA
– 1010µA
mA
–
–
–
70
60
55
Standby VCC supply current
(RAS = CAS = WE = VIH)
V
Average
supply current during RAS-only
CC
refresh cycles-50 version
-60 version
-70 version
Average VCC supply current during hyper page
mode (EDO) operation
-50 version
-60 version
-70 version
Semiconductor Group5
I
I
I
CC2
CC3
CC4
–2mA–
mA
–
–
–
70
60
55
mA
–
–
–
70
60
55
2)4)
2) 3)4)
HYB 314405BJ/BJL-50/-60/-70
3.3V 1M x 4 EDO - DRAM
DC Characteristics (cont’d)
T
= 0 to 70 ˚C, VSS = 0 V, VCC = 3.3 V ± 0.3 V, tT = 2 ns
A
ParameterSymbolLimit ValuesUnit Test
min.max.
Condition
Standby VCC supply current
(RAS = CAS = WE = VCC – 0.2 V)
Average
V
supply current during
CC
CAS before RAS refresh mode
-50 version
-60 version
-70 version
For Low Power Version only:
Battery backup current (average power supply
current in battery backup mode):
(CAS = CAS before RAS cycling or 0.2 V,
WE = VCC – 0.2 V or 0.2 V,
A0 to A10 = VCC – 0.2 V or 0.2 V;
DI = VCC – 0.2 V or 0.2 V or open,
t
= 125 µs, t
RC
AC Characteristics
T
= 0 to 70 ˚C, VCC = 3.3 V ± 0.3 V, tT = 2 ns
A
Parameter
RAS
= t
min = 1 µs)
RAS
5)6)
Symbol
I
I
I
CC5
CC6
CC7
–1
200
–
–
–
70
60
55
mA
µA1)L-version
mA
2)4)
–250µA–
Limit ValuesUnit
Note
Common Parameters
Random read or write cycle timet
RAS precharge timet
RAS pulse widtht
CAS pulse widtht
Row address setup time
Row address hold time
Column address setup time
Column address hold time
RAS to CAS delay timet
RAS to column address delay