The S3C7544 single-chip CMOS microcontroller is designed for high-performance using Samsung's newest
4-bit CPU core, SAM47 (Samsung Arrangeable Microcontrollers).
With a versatile 8-bit timer/counter and a D/A converter, the S3C7544 offers an excellent design solution for a
wide variety of telecommunication applications.
Up to 17 pins of the 24-pin SDIP package can be dedicated to I/O. Four vectored interrupts provide fast response
to internal and external events. In addition, the S3C7544’s advanced CMOS technology has realized substantially
lower power consumption with a wide operating voltage range — all at a substantially lower cost.
OTP
The S3C7544 microcontroller is also available in OTP (One Time Programmable) version, S3P7544.
S3P7544 microcontroller has an on-chip 4-Kbyte one-time-programmable EPROM instead of masked ROM. The
S3P7544 is comparable to S3C7544, both in function and in pin configuration.
1-1
PRODUCT OVERVIEWS3C7544/P7544
FEATURES SUMMARY
Memory
•512 × 4-bit RAM
•4096 × 8-bit ROM
I/O Pins
• 17 pins I/O
• N-channel open-drain I/O: 8 pins
8-Bit Basic Timer
•Programmable interval timer
•Watchdog timer
Interval 8-Bit Timer/Counter
•Programmable interval timer
•External event counter function
•Timer/counter clock output to TCLO0 pin
Buzzer Output
•Four frequency output to BUZ pin
Bit Sequential Carrier
•Supports 16-bit serial data transfer in arbitrary
format
P2.0I/O1-bit I/O port. 1- or 4-bit read/write and test is possible.
I4-bit I/O port. 1- or 4-bit read/write and test is possible.
Pull-up resistors are assignable to input pins by software and are
automatically disabled for output pins. Pins are individually
configurable as input or output.
I/O4-bit I/O port. 1- or 4-bit read/write and test is possible.
Pull-up resistors are assignable to input pins by software and are
automatically disabled for output pins. Pins are individually
configurable as input or output.
INT0
INT1
KS0
KS1
TCL0
TCLO0
CLO
BUZ
–
Pull-up resistors are assignable to input pins by software and are
automatically disabled for output pins.
P4.0–P4.3
I/O4-bit I/O port. 1- or 4-bit read/write and test is possible.
–
Pins are individually configurable as input or output.
P5.0–P5.3
Pull-up resistors are assignable to input pins by software and are
automatically disabled for output pins.
The N-channel open drain or push-pull output can be selected by
software (1-bit unit).
INT0I/OExternal interrupts with rising/falling edge detectionP0.0
INT1I/OExternal interrupts with rising/falling edge detectionP0.1
KS0
KS1
I/OQuasi-interrupt input with falling edge detectionP0.2
P0.3
TCL0I/OExternal clock input for timer/counterP1.0
TCLO0I/OTimer/counter clock outputP1.1
CLOI/OCPU clock outputP1.2
BUZI/O0.5, 1, 2, or 4 kHz frequency output at 4.19 MHz for buzzer soundP1.3
DAOO8-bit D/A converter output–
V
DD
V
SS
RESET
–Main power supply–
–Ground–
IReset signal–
TESTIChip test input pin. Hold GND when the device is operating.–
XIN, X
OUT
–Crystal, ceramic oscillator signal for system clock–
1-5
PRODUCT OVERVIEWS3C7544/P7544
Table 1-2. Overview of S3C7544 Pin Data
SDIP Pin NumbersShare PinsI/O TypeReset ValueCircuit Type
V
X
SS
OUT
, X
IN
––––
––––
TEST–I––
P0.0, P0.1INT0, INT1I/OInputD-4
RESET
P0.2
P0.3
P1.0
P1.1
P1.2
P1.3
–I–B
KS0
I/OInputD-4
KS1
TCL0
I/OInputD-2
TCLO0
CLO
BUZ
P2.0–I/OInputD-2
DAO–OOutput–
P4.0–P4.3–I/OInputE-2
P5.0–P5.3–I/OInputE-2
V
DD
––––
1-6
S3C7544/P7544PRODUCT OVERVIEW
PIN CIRCUIT DIAGRAMS
V
DD
P-Channel
IN
N-Channel
Figure 1-3. Pin Circuit Type A
V
DD
Data
Output
Disable
V
DD
P-Channel
N-Channel
Figure 1-5. Pin Circuit Type C
V
DD
Out
Pull-up
Resistor
IN
Schmitt Trigger
Figure 1-4. Pin Circuit Type B
Pull-up
Enable
Data
Output
Disable
Circuit
Type C
P-Channel
Figure 1-6. Pin Circuit Type D-2
In/Out
1-7
PRODUCT OVERVIEWS3C7544/P7544
V
DD
V
DD
PNE
V
DD
Pull-Up
Resistor
Pull-up
Enable
Data
Output
Circuit
Type C
P-Channel
Disable
Figure 1-7. Pin Circuit Type D-4
Resistor
Enable
In/Out
Data
In/Out
Output
Disable
Figure 1-8. Pin Circuit Type E-2
1-8
S3C7544/P7544ELECTRICAL DATA
14ELECTRICAL DATA
OVERVIEW
In this section, S3C7544 electrical characteristics are presented in tables and graphs. The information is
arranged in the following order:
Standard Electrical Characteristics
— Absolute maximum ratings
— D.C. electrical characteristics
— Main system clock oscillator characteristics
— Subsystem clock oscillator characteristics
— I/O capacitance
— A.C. electrical characteristics
— Operating voltage range
Miscellaneous Timing Waveforms
— A.C timing measurement point
— Clock timing measurement at X
— Clock timing measurement at XT
— TCL timing
— Input timing for RESET
— Input timing for external interrupts
— Serial data transfer timing
Stop Mode Characteristics and Timing Waveforms
— RAM data retention supply voltage in stop mode
— Stop mode release timing when initiated by RESET
— Stop mode release timing when initiated by an interrupt request
in
in
14-1
Loading...
+ 18 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.