8
7
6
5
4
3
2
1
Cover Sheet
D D
Block Diagram
Clock CY28349 & ATA100 IDE Connector
mPGA478-B INTEL CPU Sockets
1
2
3
4 - 5
MS-6577
Version 2.1A
INTEL (R) Brookdale-G Chipset
Willamette/Northwood 478pin mPGA-B Processor Schematics
CPU:
INTEL Brookdale-G GMCH -- North Bridge
INTEL ICH4 -- South Bridge
AC'97 Codec and Audio Connector & Internal Speaker
6 - 8
9 - 10
11 LPC I/O W83627HF-AW
12
Willamette/Northwood mPGA-478B Processor
System Brookdale-G Chipset:
INTEL GMCH (North Bridge) +
INTEL ICH4 (South Bridge)
C C
FWH
DDR DIMMM1,2
DDR Damping & DDR Termination
AGP 4X SLOT (1.5V) 16
PCI SLOT 1 & 2 & 3
IO Connector
USB Connector
13
14
15
17
18
19
On Board Chipset:
BIOS -- FWH
LPC Super I/O -- W83627HF-AW
Clock Generator -- CY28349
AC'97 Codec -- RealTek AC202A/650
Onboard Lan Chipset -- RealTek RTL8101L
B B
Front Panel & Connectors & FAN
ACPI Controller (MS-5)
L6719B CPU Power ( PWM )-VRM9.0
Realtek RTL8101L LAN
VGA Connector
NEC 1394
Jumper Setting & Manual Parts
20
21
22
23
24
25
26
Expansion Slots:
Platform:
Onboard 1394 -- NEC PD72874
AGP2.0 SLOT * 1
PCI2.2 SLOT * 3
Micro ATX
GPIO Definition 27-28
A A
Power Delivery Map 29
MSI
Title
Size Document Number Rev
8
7
6
5
4
3
Date: Sheet
2
MICRO-STAR
COVER SHEET
MS-6577
2.1A
13 0 Wednesday, December 11, 2002
of
1
8
D D
AGP
4X(1.5V)
AGP CONN
7
Power
Supply
CONN
AGP 4X
(1.5V)
VGA CONN
6
VRM
9.0
4X (66MHz) AGP
(593PINS/FCBGA)
5
(478PINS)
Willamette/Northwood
Socket (mPGA478-B)
(400/533MHz)
Scalable Bus
MCH: Memory
Controller HUB
4
(100/133MHz)
(100/133MHz)
Scalable Bus/2
(200/266MHz)
3
CK408 Clock
DDR DIMM 1:2
2
1
( 66MHzX4)
C C
IDE CONN 1&2
USB Port 0:5
(360PINS/EBGA)
(48MHz)
LPC Bus AC Link
Controller HUB
(33MHz)
LPC SIO
B B
PS2 Mouse &
Keyboard
Parallel (1)
Serial (1)
Floppy Disk
Drive CONN
ICH4: I/O
(33MHz)
FWH
HUB Interface
NEC PD72874
Front 1394
Rear 1394
(14.318MHz)
PCI (33MHz)
PCI Lan /
RealTek
8101L
AC '97 Audio
Codec
Audio In
Line In
CD-ROM
Line Out
MIC In
PCI Slots 1:3
RJ-45
Connector
A A
MSI
Title
Size Document Number Rev
8
7
6
5
4
3
Date: Sheet
2
MICRO-STAR
BLOCK DIAGRAM
MS-6577
2.1A
23 0 Wednesday, December 11, 2002
of
1
8
VCC3
CB140
104P
D D
* Put GND copper under Clock Gen.
connect to every GND pin
* 40 mils Trace on Layer 4
with GND copper around it
FB20 80_0805
CB189
104P
filtering from 10K~1M
CB146
106P/0805
* put close to every power pin
* Trace Width 7mils.
* Same Group spacing 15mils
* Different Group spacing 30mils
* Differentical mode spacing 7mils
on itself
VCC3
C C
FB22 X_80_0805
CP12 X_COPPER
CB147
104P
VDDA3V
CB151
106P/0805
VCCP
SMBDATA_ISO {11,14,21}
SMBCLK_ISO {11,14,21}
VCC3
7
R295 10K
R285 220
CLOCK GENERATOR BLOCK
VCC3V
SMBCLK_ISO
SMBDATA_ISO
U12
39
CPU_VDD
CB163
104P
36
CPU_GND
46
MREF_VDD
CB165
104P
43
MREF_GND
CB145
104P
29
3V66_GND
9
PCI_VDD
CB144
104P
5
PCI_GND
18
PCI_VDD
CB148
104P
13
PCI_GND
24
48_VDD
C181
21
48_GND
2
REF_VDD
C195
103P
47
REF_GND
34
CORE_VDD
C189
103P
33
CORE_GND
26
SCLK
25
SDATA
19
VTT_GD#
CY28349
Q29
2'nd : I11-2834912-C23
2N3904S
CYPRESS/CY28349BOC
6
CPUCLK0
CPUCLK0#
CPUCLK1
CPUCLK1#
CPUCLK2
CPUCLK2#
3V66_0 3V66_VDD
3V66_1
3V66_2
3V66_48/SEL66_48#
FS2/PCI0
FS3/PCI1
SEL48_24#/PCI2
FS4/PCI3
PCI4
PCI5
PCI6
PCI7
PCI8
PCI9
FS0/48MHz
FS1/24_48MHz
MUL0/REF0
MUL1/REF1
IREF
RESET#
PWR_DN#
5
*Trace < 0.5"
CPU0
41
CPU0#
40
CPU1
38
CPU1#
37
45
44
31 32
30
28
27
FS2
6
FS3
7
SEL48_1
8
FS4
10
11
12
14
15
16
17
FS0
22
FS1
23
MUL0
48
MUL1
1
X1
3
X1
X2
4
X2
35
20
PWR_DN#
42
R240 27.4RST
R241 27.4RST
R242 27.4RST
R243 27.4RST
R503 33
R504 33
R505 33
R506 33
DOT_48
R520 33
R273 X_33
7 8
RN57
5 6
8P4R-33
3 4
1 2
7 8
RN58
5 6
8P4R-33
3 4
1 2
R264 33
R254 33 103P
R238 33
R265 33
X1 14M-32pf-HC49S-D
R244 475RST
R239 1K
VCC3 VCC3 VCC3 VCC3
CPUCLK
CPUCLK#
MCHCLK
MCHCLK#
MCH_66
ICH_66
AGPCLK
DOT_CLK
PCICLK0
PCICLK1
PCICLK2
SIO_PCLK
LAN_PCLK
FWH_PCLK
ICH_PCLK
ICH_48
SIO_24
ICH_14
CODEC_14
22P C191
22P C188
Iref = 2.32mA
VCC3V
4
CPUCLK {4}
CPUCLK# {4}
MCHCLK {6}
MCHCLK# {6}
MCH_66 {6}
ICH_66 {10}
AGPCLK {16}
DOT_CLK {6}
1394_PCLK {25}
PCICLK3 {17}
PCICLK0 {17}
PCICLK1 {17}
PCICLK2 {17}
SIO_PCLK {11}
LAN_PCLK {23}
FWH_PCLK {13}
ICH_PCLK {9}
ICH_48 {10}
SIO_24 {11}
ICH_14 {10}
CODEC_14 {12}
3
Shut Source Termination Resistors
CPUCLK
CPUCLK#
MCHCLK
MCHCLK#
Trace less 0.2"
49.9ohm for 50ohm M/B impedance
R227 49.9RST
R233 49.9RST
R234 49.9RST
R232 49.9RST
CLOCK STRAPPING RESISTORS
FS0
FS3
FS2
FS4
FS1
R252 10K
BSEL0 0 100 ; 1 133
11111
SEL48_1 VCC3V
DOT_48
MUL0
MUL1
R263 10K
R266 10K
R272 10K
R277 10K
R25 1.5K
FSB (MHz) FS4 FS3 FS2 FS1 FS0
100 MHz 11101
133 MHz
R267 X_10K
R276 10K
0 Set Pin 27 48MHz
R237 X_10K
R230 10K
R255 10K
VCC3V
BSEL0 {4,6}
VCC3V
VCC3V
MUL 1:0
00 4X
01 5X
10 6X
11 7X
2
1
Pull-Down Capacitors
CPUCLK
CPUCLK#
MCHCLK
MCHCLK#
AGPCLK
ICH_66
MCH_66
ICH_14
SIO_24
ICH_48
CODEC_14
DOT_CLK
Ioh=6*Iref
Voh=0.71V
used only for EMI issue
Trace less 0.2"
X_10p C173
X_10p C174
X_10p C177
X_10p C178
X_10p C291
X_10p C292
X_10p C293
10P C172
X_10P C180
X_10P C194
X_10P C196
X_10P C251
CB158
CB166
104P
CB141
104P
104P
CB142
104P
SMBCLK_ISO
SMBDATA_ISO
R245 4.7K
R246 4.7K
VCC3
PRIMARY IDE BLOCK SECONDARY IDE BLOCK
B B
PDD[0..7] {10} SDD[0..7] {10}
A A
8
HD_RST# {21}
PD_DREQ {10}
PD_IORDY {10}
PD_DACK# {10}
PD_CS#1 {10}
HD_RST#
PDD7
PDD6
PDD5
PDD4
PDD3
PDD2
PDD1
PDD0
IRQ14 {9}
PD_A1 {10}
PD_LED {20}
R189 33 R187 33
R518 33 R519 33
R97
4.7K
C106
X_220P
7
1
3 4
5 6
7 8
91110
13 14
17 18
19
21
23
25
27
29
31
33
35
37
R114
10K
PRIMAR1
YJ220-CB-1
2
12
16 15
22
24
26
28
30
32
34
36
38
40 39
PDD8
PDD9
PDD10
PDD11
PDD12
PDD13
PDD14
PDD15
C98
X_473P
PDD[8..15] {10}
PD_DET {10} SD_DET {10}
PD_A2 {10} SD_A0 {10} PD_A0 {10}
PD_CS#3 {10}
ATA100 IDE CONNECTORS
6
5
SECON1
R113
10K
VCC3 VCC5 VCC5 VCC3
YJ220-CW-1
1
2
3 4
5 6
7 8
91110
13 14
17 18
19
21
23
25
27
29
31
33
35
37
SDD8
SDD9
SDD10
SDD11
SDD12
12
SDD13
SDD14
16 15
SDD15
22
24
26
28
30
32
34
36
38
40 39
C97
X_473P
MSI
Title
Size Document Number Rev
Date: Sheet
CLOCK GEN & ATA100 IDE
2
HD_RST#
SDD7
SDD6
SDD5
SDD4
SDD3
SDD2
SDD1
SDD0
SD_DREQ {10}
SD_IOW# {10} PD_IOW# {10}
SD_IOR# {10} PD_IOR# {10}
SD_IORDY {10}
SD_DACK# {10}
IRQ15 {9}
SD_A1 {10}
SD_CS#1 {10}
SD_LED {20}
C107
R93
X_220P
4.7K
* Trace Width : 5mils
* Trace Spacing : 7mils
* Length(longest)-Length(shortest)<0. 5 "
* Trace Length less than 5"
4
3
SDD[8..15] {10}
SD_A2 {10}
SD_CS#3 {10}
MICRO-STAR
MS-6577
2.1A
33 0 Wednesday, December 11, 2002
of
1
8
HA#[3..31] {6}
D D
HINV#[0..3] {6}
STPCLK# {9}
HDBSY# {6}
HDRDY# {6}
HTRDY# {6}
HLOCK# {6}
HDEFER# {6}
CPU_TMPA;VTIN_GND
C C
Trace : 10 mil
width 10mil space
B B
CPU_TMPA {11}
VTIN_GND {11}
THERMTRIP# {9}
PROCHOT# {10}
CPU_GD {10}
CPURST# {6}
HD#[0..63] {6}
HINV#0
HINV#1
HINV#2
HINV#3
FERR# {9}
HINIT# {9,13}
HADS# {6}
HBNR# {6}
HIT# {6}
HITM# {6}
HBPRI# {6}
ITP_TDI
ITP_TDO
ITP_TMS
ITP_TRST#
ITP_TCK
IGNNE# {9}
HSMI# {9}
A20M# {9}
SLP# {9}
BSEL0
BSEL0 {3,6}
CPU_GD
CPURST#
HD#63
HD#62
HD#61
HD#60
HD#59
HD#58
HD#57
HD#56
HD#55
HD#54
AC3
AF26
AB26
AD2
AD3
AE21
AF24
AF25
AD6
AD5
AB23
AB25
AA24
AA22
AA25
W25
W26
E21
G25
P26
V21
AA3
AB2
A22
Y21
Y24
Y23
Y26
V24
U3A
V6
B6
Y4
W5
H5
H2
J6
G1
G4
G2
F3
E3
D2
E2
C1
D5
F7
E6
D4
B3
C4
A2
C3
B2
B5
C6
A7
7
DBI0#
DBI1#
DBI2#
DBI3#
IERR#
MCERR#
FERR#
STPCLK#
BINIT#
INIT#
RSP#
DBSY#
DRDY#
TRDY#
ADS#
LOCK#
BNR#
HIT#
HITM#
BPRI#
DEFER#
TDI
TDO
TMS
TRST#
TCK
THERMDA
THERMDC
THERMTRIP#
GND/SKTOCC#
PROCHOT#
IGNNE#
SMI#
A20M#
SLP#
RESERVED0
RESERVED1
RESERVED2
RESERVED3
RESERVED4
RESERVED5
RESERVED6
BSEL0
BSEL1
PWRGOOD
RESET#
D63#
D62#
D61#
D60#
D59#
D58#
D57#
D56#
D55#
D54#
D53#
V22
U21
6
HA#8
HA#22
HA#25
HA#23
HA#26
HA#27
HA#24
HA#28
HA#30
HA#29
HA#31
AB1Y1W2V3U4T5W1R6V2T4U3P6U1T2R3P4P3R2T1N5N4N2M1N1M4M3L2M6L3K1L6K4K2
A35#
A34#
A33#
A32#
A31#
A30#
A29#
A28#
A27#
A26#
A25#
D52#
D51#
D50#
D49#
D48#
D47#
D46#
D45#
D44#
D43#
D42#
D41#
D40#
V25
U23
U24
U26
T23
T22
T25
T26
R24
R25
P24
R21
N25
A24#
D39#
N26
A23#
D38#
M26
HA#21
A22#
D37#
N23
HA#20
A21#
D36#
M24
HA#19
A20#
D35#
P21
HA#18
A19#
D34#
N22
HA#17
A18#
D33#
M23
HA#16
A17#
D32#
H25
A16#
D31#
HA#15
K23
HA#14
A15#
D30#
J24
HA#13
A14#
D29#
L22
HA#12
A13#
D28#
M21
HA#11
A12#
D27#
H24
HA#10
A11#
D26#
G26
HA#9
A10#
D25#
L21
A9#
D24#
D26
HA#7
A8#
D23#
F26
HA#6
A7#
D22#
E25
HA#5
A6#
D21#
F24
HA#4
A5#
D20#
F23
HA#3
A4#
D19#
G23
5
AE25A5A4
A3#
DBR#
Differential
Host Data
Strobes
D18#
D17#
D16#
D15#
E24
H22
D25
J21
CPU SIGNAL BLOCK
VID1
VID2
VID4
VID3
AD26
AC26
AE1
AE2
AE3
AE4
VID4#
VID3#
VID2#
C24
D8#
C23
D7#
VID1#
D6#
D5#
D4#
D3#
B24
D22
C21
A25
D14#
D23
VCC_SENSE
D13#
C26
VSS_SENSE
D12#
H21
D11#
G22
ITP_CLK1
D10#
B25
ITP_CLK0
D9#
VID0
AE5
VID0#
GTLREF3
GTLREF2
GTLREF1
GTLREF0
TESTHI12
TESTHI11
TESTHI10
TESTHI9
TESTHI8
TESTHI7
TESTHI6
TESTHI5
TESTHI4
TESTHI3
TESTHI2
TESTHI1
TESTHI0
BCLK1#
BCLK0#
COMP1
COMP0
ADSTB1#
ADSTB0#
DSTBP3#
DSTBP2#
DSTBP1#
DSTBP0#
DSTBN3#
DSTBN2#
DSTBN1#
DSTBN0#
LINT1/NMI
LINT0/INTR
D2#
D1#
A23
B22
B21
BPM5#
BPM4#
BPM3#
BPM2#
BPM1#
BPM0#
REQ4#
REQ3#
REQ2#
REQ1#
REQ0#
RS2#
RS1#
RS0#
AP1#
AP0#
BR0#
DP3#
DP2#
DP1#
DP0#
D0#
4
VID[0..4] {11,22}
AA21
AA6
F20
F6
BPM#5
AB4
BPM#4
AA5
Y6
AC4
BPM#1
AB5
BPM#0
AC6
HREQ#4
H3
HREQ#3
J3
HREQ#2
J4
HREQ#1
K5
HREQ#0
J1
R28 51
AD25
A6
Y3
R24 51
W4
U6
R67 51
AB22
R72 51
AA20
R61 51
AC23
AC24
AC20
AC21
R13 51
AA2
AD24
AF23
AF22
HRS#2
F4
HRS#1
G5
HRS#0
F1
V5
AC1
H6
R23 51.1RST
P1
R66 51.1RST
L24
L25
K26
K25
J26
R5
L5
W23
P23
J23
F21
W22
R22
K22
E22
E5
D1
PGA-S478-F02
GTLREF1
HREQ#[0..4] {6}
VCCP
CPUCLK# {3}
CPUCLK {3}
HRS#[0..2] {6}
HBR#0 {6}
* Short trace
HADSTB#1 {6}
HADSTB#0 {6}
HDSTBP#3 {6}
HDSTBP#2 {6}
HDSTBP#1 {6}
HDSTBP#0 {6}
HDSTBN#3 {6}
HDSTBN#2 {6}
HDSTBN#1 {6}
HDSTBN#0 {6}
NMI {9}
INTR {9}
3
2
1
CPU GTL REFERNCE VOLTAGE BLO CK
VCCP
C62
105P
R63
49.9RST
R62
100RST
GTLREF1
C47
220P
2/3*Vccp
CB56
104P
Every pin put one 220pF cap near it.
Trace Width 10mils, Space 15mils.
Keep the voltage dividers within 1.5 inches of the
first GTLREF Pin
CPU ITP BLOCK
ITP_TMS
ITP_TDO
ITP_TDI
ITP_TRST#
ITP_TCK
ALL COMPONENTS CLOSE TO CPU
R14 39
R15 75
R17 150
R30 680
R16 27
VCCP
CPU STRAPPING RESISTORS
PROCHOT#
CPU_GD
HBR#0
CPURST#
THERMTRIP#
BPM#0
BPM#1
BPM#4
BPM#5
R6 62
R71 300
R42 150
R70 51
R43 62
R26 51
R27 51
R29 51
R12 51
VCCP
VCCP
HD#5
HD#4
HD#3
HD#2
HD#1
HD#0
MSI
Title
Size Document Number Rev
4
3
Date: Sheet
2
MICRO-STAR
INTEL mPG478 CPU1
MS-6577
43 0 Wednesday, December 11, 2002
2.1A
of
1
HD#8
HD#7
HD#9
HD#53
HD#48
HD#47
HD#51
HD#50
HD#49
HD#52
A A
8
7
HD#46
HD#45
HD#44
HD#43
HD#41
HD#42
HD#39
HD#40
HD#37
HD#38
HD#35
HD#36
HD#34
HD#33
6
HD#32
HD#31
HD#29
HD#30
HD#28
HD#27
HD#26
HD#25
HD#23
HD#24
HD#22
HD#21
HD#19
HD#20
HD#18
HD#17
HD#16
HD#15
5
HD#14
HD#13
HD#12
HD#10
HD#11
HD#6
8
VCCP
A10
A12
A14
A16
A18
A20A8AA10
AA12
AA14
VCC
VSS
AA16
VCC
VCC
VCC
VCC
VCC
VCC
VSS
VSS
VSS
VSS
VSS
VSS
AD21
AD4
AD23
AD8
AE11
AE13
U3B
VCC
VCC
VCC
D D
C C
D10
A11
A13
A15
A17
A19
A21
A24
A26
AA1
AA11
AA13
AA15
AA17
AA19
AA23
AA26
AA4
AA7
AA9
AB10
AB12
AB14
AB16
AB18
AB20
AB21
AB24
AB3
AB6
AB8
AC11
AC13
AC15
AC17
AC19
AC2
AC22
AC25
AC5
AC7
AC9
AD1
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A3
VSS
A9
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VCC
VSS
VSS
VSS
VSS
AD10
AD12
AD14
AD16
AD18
7
AA18
AA8
AB11
AB13
AB15
AB17
AB19
AB7
AB9
AC10
AC12
AC14
AC16
AC18
AC8
AD11
AD13
AD15
AD17
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
AE15
AE17
AE19
AE22
AE24
AE26
AE7
AE9
AF1
AF10
AF12
AF14
AF16
AF18
AF20
AF6
AF8
B10
B12
6
CPU VOLTAGE BLOCK
AD19
AD7
AD9
AE10
AE12
AE14
AE16
AE18
AE20
AE6
AE8
AF11
AF13
AF15
AF17
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
B14
B16
B18
B23
B20
B26B4B8
C11
C13
C15
C17C2C19
C22
AF19
AF2
AF21
VCC
VCC
VCC
VCC
VSS
VSS
VSS
VSS
C25C5C7C9D12
AF5
VCC
VSS
AF7
VCC
VSS
AF9
VCC
VSS
D14
B11
D16
VCC
VSS
B13
VCC
VSS
D18
5
B15
B17
B19B7B9
VCC
VCC
VCC
VCC
VSS
VSS
VSS
VSS
D20
D21D3D24D6D8E1E11
VCC
VSS
C10
VCC
VSS
C12
VCC
VSS
C14
VCC
VSS
C16
E13
VCC
VSS
C18
C20C8D11
VCC
VSS
E15
E17
VCC
VSS
4
C25
104P
D13
D15
D17
D19D7D9
E10
E12
E14
E16
E18
E20E8F11
F13
F15
F17
F19
AF4
F9
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC-VID
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
F25F5F8
G21G6G24
VSS
VSS
G3H1H23
VSS
VSS
H26H4J2
VSS
VSS
VSS
E19
E23
E7E9F10
F12
F14
F16
E4
E26
F18F2F22
VSS
AF3
VCC-VIDPRG
VSS
3
VCC_VID {21}
AD20
AE23
VCCA
VSSA
VCC-IOPLL
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
J22
J25J5K21
PGA-S478-F02
AD22
Y5
Y25
Y22
Y2
W6
W3
W24
W21
V4
V26
V23
V1
U5
U25
U22
U2
T6
T3
T24
T21
R4
R26
R23
R1
P5
P25
P22
P2
N6
N3
N24
N21
M5
M25
M22
M2
L4
L26
L23
L1
K6
K3
K24
C60
226P/1206
Keep the 22uF cap within 0.6"
of the CPU pin.
Trace Width 12mils, Space 10mils.
C54
226P/1206
2
C59
X_106P/1206
L6 4.7u-10%
L5 4.7u-10%
C55
X_106P/1206
U3C
X3
XX17
XX18
XX19
XX20
XX21
XX22
XX23
XX24
X4
XX25
XX26
XX27
XX28
XX29
XX30
XX31
XX32
X3
XX17
XX18
XX19
XX20
XX21
XX22
XX23
XX24
X4
XX25
XX26
XX27
XX28
XX29
XX30
XX31
XX32
X1
XX1
XX2
XX3
XX4
XX5
XX6
XX7
XX8
X2
XX9
XX10
XX11
XX12
XX13
XX14
XX15
XX16
PGA-S478-F02
VCCP
X1
XX1
XX2
XX3
XX4
XX5
XX6
XX7
XX8
X2
XX9
XX10
XX11
XX12
XX13
XX14
XX15
XX16
1
B B
CPU DECOUPLING CAPACITORS
VCCP VCCP VCCP
VCCP
CB52
226P/1206
CB35
226P/1206
CB53
106P/1206
A A
8
CB39
X_106P/1206
CB40
226P/1206
CB24
226P/1206
CB51
106P/0805
CB22
106P/0805
CB28
106P/1206
CB37
226P/1206
CB20
226P/1206
CB44
106P/0805
CB46
226P/1206
CB38
226P/1206
7
6
CB23
X_106P/1206
CB43
226P/1206
CB16
106P/1206
CB36
106P/0805
CB41
226P/1206
CB32
226P/1206
5
CB47
226P/1206
CB45
226P/1206
CB17
106P/1206
CB27
226P/1206
CB25
106P/0805
CB31
226P/1206
CB26
226P/1206
VCCP VCCP
C27
X_106P/1206
C49
X_106P/1206
C45
106P/1206
CB266
106P/0805
MSI
Title
Size Document Number Rev
4
3
Date: Sheet
2
MICRO-STAR
INTEL mPGA478-B CPU2
MS-6577
53 0 Wednesday, December 11, 2002
of
1
2.1A
5
HA#[3..31] {4}
* Length must be match ed
within +/-0.1"of the Strobe
Signals
D D
HBR#0 {4}
HBNR# {4}
HBPRI# {4}
HLOCK# {4}
HADS# {4}
HREQ#[0..4] {4}
C C
B B
HRS#[0..2] {4}
HINV#[0..3] {4}
HIT# {4}
HITM# {4}
HDEFER# {4}
HTRDY# {4}
HDBSY# {4}
HDRDY# {4}
HADSTB#0 {4}
HADSTB#1 {4}
HDSTBN#0 {4}
HDSTBP#0 {4}
HDSTBN#1 {4}
HDSTBP#1 {4}
HDSTBN#2 {4}
HDSTBP#2 {4}
HDSTBN#3 {4}
HDSTBP#3 {4}
MCHCLK {3}
MCHCLK# {3}
R431 24.9_1%
R433 24.9_1%
HA#3
HA#4
HA#5
HA#6
HA#7
HA#8
HA#9
HA#10
HA#11
HA#12
HA#13
HA#14
HA#15
HA#16
HA#17
HA#18
HA#19
HA#20
HA#21
HA#22
HA#23
HA#24
HA#25
HA#26
HA#27
HA#28
HA#29
HA#30
HA#31
HREQ#0
HREQ#1
HREQ#2
HREQ#3
HREQ#4
HRS#0
HRS#1
HRS#2
HINV#0
HINV#1
HINV#2
HINV#3
HY_RCOMP
HX_RCOMP
U6A
W31
HA3#
AA33
HA4#
AB30
HA5#
V34
HA6#
Y36
HA7#
AC33
HA8#
Y35
HA9#
AA36
HA10#
AC34
HA11#
AB34
HA12#
Y34
HA13#
AB36
HA14#
AC36
HA15#
AC31
HA16#
AF35
HA17#
AD36
HA18#
AD35
HA19#
AE34
HA20#
AD34
HA21#
AE36
HA22#
AF36
HA23#
AE33
HA24#
AF34
HA25#
AG34
HA26#
AG36
HA27#
AE31
HA28#
AH35
HA29#
AG33
HA30#
AG31
HA31#
U33
BREQ0#
T34
BNR#
M34
BPRI#
T35
HLOCK#
T36
ADS#
V36
HREQ0#
AA31
HREQ1#
W33
HREQ2#
AA34
HREQ3#
W35
HREQ4#
P36
HIT#
M36
HITM#
N36
DEFER#
V30
HTRDY#
R36
RS0#
U34
RS1#
P34
RS2#
U31
DBSY#
U36
DRDY#
AB35
HAD_STB0#
AF30
HAD_STB1#
N31
HD_STBN0#
L31
HD_STBP0#
G33
HD_STBN1#
J34
HD_STBP1#
C30
HD_STBN2#
E29
HD_STBP2#
D25
HD_STBN3#
E25
HD_STBP3#
N33
DINV_0#
C35
DINV_1#
B33
DINV_2#
C26 H30
DINV_3# HD_VREF0
K30
HCLKP
J31
HCLKN
V35
HY_RCOMP
B28
HX_RCOMP
HOST
Trace 10 mils & 7mils space < 0.5"
HL[0..5] {9}
HL_STB {9}
HL_STB# {9}
A A
CRT_B {24}
CRT_B# {24}
CRT_G {24}
CRT_G# {24}
CRT_R {24}
CRT_R# {24}
VCC_AGP
D18
BAV99
5
D19
BAV99
HL0
HL1
HL2
HL3
HL4
HL5
2
3
1
AA7
HI0
AB8
AC7
AC5
AD8
AF4 AD3
AD4
AC4
G15
H16
E15
F16
C15
D16
2
2
3
3
D20
BAV99
1
1
HUB LINK
HI1
HI2
HI3
HI4
HI5 HI_REF
HI_STBS
HI_STBF
BLUE
BLUE#
GREEN
GREEN#
RED
RED#
VGA
4
HD0#
HD1#
HD2#
HD3#
HD4#
HD5#
HD6#
HD7#
HD8#
HD9#
HD10#
HD11#
HD12#
HD13#
HD14#
HD15#
HD16#
HD17#
HD18#
HD19#
HD20#
HD21#
HD22#
HD23#
HD24#
HD25#
HD26#
HD27#
HD28#
HD29#
HD30#
HD31#
HD32#
HD33#
HD34#
HD35#
HD36#
HD37#
HD38#
HD39#
HD40#
HD41#
HD42#
HD43#
HD44#
HD45#
HD46#
HD47#
HD48#
HD49#
HD50#
HD51#
HD52#
HD53#
HD54#
HD55#
HD56#
HD57#
HD58#
HD59#
HD60#
HD61#
HD62#
HD63#
GCLKIN
RSTIN#
CPURST#
PWROK
HD_VREF1
HD_VREF2
HA_VREF
HCC_VREF
HY_SWNG
HX_SWNG
HI10
HI_SWING
HL_RCOMP
DDCA_DATA
DDCA_CLK
HSYNC
VSYNC
DREFCLK
REFSET
4
T30
R33
R34
N34
R31
L33
L36
P35
J36
K34
K36
M30
M35
L34
K35
H36
G34
G36
J33
D35
F36
F34
E36
H34
F35
D36
H35
E33
E34
B35
G31
C36
D33
D30
D29
E31
D32
C34
B34
D31
G29
C32
B31
B32
B30
B29
E27
C28
B27
D26
D28
B26
G27
H26
B25
C24
B23
B24
E23
C22
G25
B22
D24
G23
AE7
AJ31
D22
E7
H24
D27
AD30
P30
Y30
H28
AE4
HI6
AE5
HI7
AF3
HI8
AE2
HI9
AF2
AD2
AC2
C7
D7
B7
C6
D14
B16
HD#0
HD#1
HD#2
HD#3
HD#4
HD#5
HD#6
HD#7
HD#8
HD#9
HD#10
HD#11
HD#12
HD#13
HD#14
HD#15
HD#16
HD#17
HD#18
HD#19
HD#20
HD#21
HD#22
HD#23
HD#24
HD#25
HD#26
HD#27
HD#28
HD#29
HD#30
HD#31
HD#32
HD#33
HD#34
HD#35
HD#36
HD#37
HD#38
HD#39
HD#40
HD#41
HD#42
HD#43
HD#44
HD#45
HD#46
HD#47
HD#48
HD#49
HD#50
HD#51
HD#52
HD#53
HD#54
HD#55
HD#56
HD#57
HD#58
HD#59
HD#60
HD#61
HD#62
HD#63
PWROK
HVREF
HSWNG
HL6
HL7
HL8
HL9
HL10
HUB_MREF
HI_SWING
HL_RCOMP
R436 68.1_1%
R437 2.7K
R438 2.7K
3VDDCDA
3VDDCCL
R441 47
HSYNC
R442 47
VSYNC
DOT_CLK
REFSET
Brookdale_GMCH
R430 33
10p C260
Trace 10 mils &
7mils space <
0.5"
DOT_CLK {3}
R443 137_1%
HD#[0..63] {4}
MCH_66 {3}
PCIRST#1 {21}
CPURST# {4}
PWR_GD {10,21}
HL[6..10] {9}
VCC_AGP
VCC3
BSEL0 {3,4}
3VDDCDA {24}
3VDDCCL {24}
3V_HSYNC {24}
3V_VSYNC {24}
3
VCC_AGP
VCCA_SM
VCC_AGP
VCCA_DPLL
VCC3
CB231 0.1u
R439 8.2K
R440
8.2K
3
PSBSEL
K10
K12
K14
K16
P10
V10
AB10
AD10
AD6
AC9
AC1
AE3
W19
Y19
AA19
W20
U21
W21
AA21
B10
C10
D10
H10
A11
B11
C11
D11
E11
G11
B12
C12
D12
H12
G13
H14
AA17
W18
W17
V19
U19
U17
AG2
AG1
A15
B14
A13
C14
B15
AA2
AA4
AA3
AA5
A37
AB2
AB3
A3
A7
C1
D4
D6
G1
K6
L1
L9
P6
R1
R9
W9
V6
A9
B9
C9
D9
E9
F10
J11
F12
J13
J15
Y3
Y2
W7
Y4
Y8
U6C
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_AGP
VCC_HI
VCC_HI
VCC_HI
VCC_HI
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCCA_SM
VCCA_SM
VCCA_DAC
VCCA_DAC
VCCA_DPLL
VSSA_DAC
VSSA_DAC
PSBSEL
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
POWER
Other
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VCCSM
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VTTFSB
VCCA_FSB
VCCQ_SM
VCCQ_SM
VCCQ_SM
VTT_DECAP
VTT_DECAP
VTT_DECAP
VTT_DECAP
VTT_DECAP VCC_GPIO
2
AH8
AK8
AG9
AJ9
AL9
AM22
AJ23
AL37
AU9
AK10
AJ11
AL11
AU25
AM26
AU13
AM14
AJ27
AJ1
AL1
AJ15
AP15
AU29
AH2
AJ2
AK2
AL2
AM30
AH3
AJ3
AK3
AL3
AH4
AJ4
AK4
AL4
AU17
AJ5
AL5
AU5
AM18
AJ19
AK32
AU33
AH6
AK6
AP20
AG7
AJ7
AL7
AP7
AH10
AH12
AH14
AH18
AH22
AH26
B18
C18
D18
H18
B19
C19
D19
E19
G19
J19
B20
C20
D20
F20
H20
Y28
T28
M28
K26
K22
K20
F18
K18
AD28
A17
AT21
AU21
AT20
VTT_CAP1
G37
VTT_CAP2
L37
VTT_CAP3
R37
VTT_CAP4
AC37
VTT_CAP5
A31 B6
A2
NC
A36
NC
AH34
NC
AJ35
NC
AT1
NC
AT37
NC
AU1
NC
AU2
NC
AU36
NC
AU37
NC
B1
NC
B37
NC
Brookdale_GMCH
2
1
MEM_STR
VCCP
VCCA_FSB
VCCQ_SM
Place <0.1"
MSI
MSI
Title
Size Document Number Rev
Date: Sheet
GMCH REFERENCE BLOCK
VCCA_FSB
VCCA_DPLL
+
C253
680uF
VCCA_SM
CB224
0.1u_X7R
VCCQ_SM
CB225
0.1u_X7R
Place Cap. as Close as possible to
, Trace width 12 mils & 10mils space
GMCH
Keep the voltage divider within 3" of the
GMCH pin.
CB226 0.1u
CB227 0.1u
CB228 0.1u
CB229 0.1u
CB230 0.1u
Place 0.01uF Cap. as Close as possible to
GMCH< 0.25"
Trace width 12 mils & 10mils space
L17 0.82uH_0603
C252
CB222
22u-1206
0.1u_X7R
L18 10uH-0805
CB223
X_0.1u_X7R
L19 1uH-1206
CT44
+
100u_6.3V
L20 0.68uH-0805
C254
4.7u-0805
R424
1_1%
VCCP
C255
0.1u
R425
301_1%
HSWNG
C257
0.01u
VCCP
R427
49.9_1%
HVREF
C259
0.1u
HI_SWING
0.01u
HUB_MREF
C262
C264
0.01u
I=30mA
R423 1_1%
I=35mA
I=500mA
I=150mA
C256
0.01u
R426
150_1%
R428
100_1%
C261
0.1u
C263
0.1u
C265
0.1u
MICRO-STAR
BROOKDALE-G GMCH1
MS-6577
1
63 0 Wednesday, December 11, 2002
VCC_AGP
VCC_AGP
VCC_AGP
of
VCC_AGP
MEM_STR
R432
226_1%
R434
100_1%
R435
100_1%
2.1A
5
MDQ0
MDQ1
MDQ2
MDQ3
MDQ4
MDQ5
MDQ6
MDQ7
MDQ8
MDQ9
MDQ10
R444
X_0_Solder
MDQ11
MDQ12
MDQ13
MDQ14
MDQ15
MDQ16
MDQ17
MDQ18
MDQ19
MDQ20
MDQ21
MDQ22
MDQ23
MDQ24
MDQ25
MDQ26
MDQ27
MDQ28
MDQ29
MDQ30
MDQ31
MDQ32
MDQ33
MDQ34
MDQ35
MDQ36
MDQ37
MDQ38
MDQ39
MDQ40
MDQ41
MDQ42
MDQ43
MDQ44
MDQ45
MDQ46
MDQ47
MDQ48
MDQ49
MDQ50
MDQ51
MDQ52
MDQ53
MDQ54
MDQ55
MDQ56
MDQ57
MDQ58
MDQ59
MDQ60
MDQ61
MDQ62
MDQ63
5
SRC_O#
SRC_I#
C266 0.1u
GAD0
GAD1
GAD2
GAD3
GAD4
GAD5
GAD6
GAD7
GAD8
GAD9
GAD10
GAD11
GAD12
GAD13
GAD14
GAD15
GAD16
GAD17
GAD18
GAD19
GAD20
GAD21
GAD22
GAD23
GAD24
GAD25
GAD26
GAD27
GAD28
GAD29
GAD30
GAD31
GC_BE#0
GC_BE#1
GC_BE#2
GC_BE#3
D D
C C
Trace lengh
must as short
as possible
for SRCVEN
Trace width 12
mil with 12 mil
space for
SM_VREF.
B B
A A
DDR_VREF
GAD[0..31] {16}
GC_BE#[0..3] {16}
AN4
AP2
AT3
AP5
AN2
AP3
AR4
AT4
AT5
AR6
AT9
AR10
AT6
AP6
AT8
AP8
AP10
AT11
AT13
AT14
AT10
AR12
AR14
AP14
AT15
AP16
AT18
AT19
AR16
AT16
AP18
AR20
AR22
AP22
AP24
AT26
AT22
AT23
AT25
AR26
AP26
AT28
AR30
AP30
AT27
AR28
AT30
AT31
AR32
AT32
AR36
AP35
AP32
AT33
AP34
AT35
AN36
AM36
AK36
AJ36
AP36
AM35
AK35
AK34
AK24
AL23
V4
V2
W4
W5
U5
U4
U2
V3
T2
T3
T4
R2
R5
R7
T8
P3
P8
K4
K2
J2
M3
L5
L4
H4
G2
K3
J4
J5
J7
H3
K8
G4
R4
N4
M2
H2
U6B
SDQ0
SDQ1
SDQ2
SDQ3
SDQ4
SDQ5
SDQ6
SDQ7
SDQ8
SDQ9
SDQ10
SDQ11
SDQ12
SDQ13
SDQ14
SDQ15
SDQ16
SDQ17
SDQ18
SDQ19
SDQ20
SDQ21
SDQ22
SDQ23
SDQ24
SDQ25
SDQ26
SDQ27
SDQ28
SDQ29
SDQ30
SDQ31
SDQ32
SDQ33
SDQ34
SDQ35
SDQ36
SDQ37
SDQ38
SDQ39
SDQ40
SDQ41
SDQ42
SDQ43
SDQ44
SDQ45
SDQ46
SDQ47
SDQ48
SDQ49
SDQ50
SDQ51
SDQ52
SDQ53
SDQ54
SDQ55
SDQ56
SDQ57
SDQ58
SDQ59
SDQ60
SDQ61
SDQ62
SDQ63
SRCVEN_OUT#
SRCVEN_IN#
G_AD0
G_AD1
G_AD2
G_AD3
G_AD4
G_AD5
G_AD6
G_AD7
G_AD8
G_AD9
G_AD10
G_AD11
G_AD12
G_AD13
G_AD14
G_AD15
G_AD16
G_AD17
G_AD18
G_AD19
G_AD20
G_AD21
G_AD22
G_AD23
G_AD24
G_AD25
G_AD26
G_AD27
G_AD28
G_AD29
G_AD30
G_AD31
G_C/BE0#
G_C/BE1#
G_C/BE2#
G_C/BE3#
DDR
AGP
SCMDCL_K0
SCMDCLK_0#
SCMDCLK_1
SCMDCLK_1#
SCMDCLK_2
SCMDCLK_2#
SCMDCLK_3
SCMDCLK_3#
SCMDCLK_4
SCMDCLK_4#
SCMDCLK_5
SCMDCLK_5#
SMX_RCOMP0
SMY_RCOMP SM_VREF
G_FRAME#
G_IRDY#
G_TRDY#
G_DEVSEL#
G_STOP#
G_REQ#
G_GNT#
SB_STB#
AD_STB0
AD_STB0#
AD_STB1
AD_STB1#
AGP_VREF
AGP_RCOMP
Brookdale_GMCH
SMA0
SMA1
SMA2
SMA3
SMA4
SMA5
SMA6
SMA7
SMA8
SMA9
SMA10
SMA11
SMA12
SMAB1
SMAB2
SMAB4
SMAB5
SDQS0
SDQS1
SDQS2
SDQS3
SDQS4
SDQS5
SDQS6
SDQS7
SDM0
SDM1
SDM2
SDM3
SDM4
SDM5
SDM6
SDM7
SCKE0
SCKE1
SCKE2
SCKE3
SCS0#
SCS1#
SCS2#
SCS3#
SBA_0
SBA_1
SRAS#
SCAS#
SWE#
G_PAR
SBA0
SBA1
SBA2
SBA3
SBA4
SBA5
SBA6
SBA7
SB_STB
ST0
ST1
ST2
PIPE#
RBF#
WBF#
AL25
AN25
AP23
AK20
AL19
AL17
AP19
AP17
AN17
AK16
AK26
AL15
AN15
AP25
AN23
AN19
AK18
AR2
AT7
AT12
AT17
AR24
AT29
AT34
AL36
AP4
AR8
AP12
AR18
AT24
AP28
AR34
AL34
AP13
AN13
AK14
AL13
AL29
AP31
AK30
AN31
AL21
AK22
AN11
AP11
AM34
AL33
AP21
AN21
AP9
AN9
AP33
AN34
AN27
AP27
AK28
AN29
AP29
AF10
AJ34 AM2
M4
N7
N5
N2
P2
P4
D5
B5
C3
C2
D3
D2
E4
E2
F3
F2
F4
E5
C4
B4
B3
V8
U7
M8
L7
H8
G7
G5
W2
L2
4
4
R445 60.4_1%
SMX_RCOMP
SMY_RCOMP
R448 60.4_1%
SBA0
SBA1
SBA2
SBA3
SBA4
SBA5
SBA6
SBA7
ST0
ST1
ST2
CB232 0.1u
AGP_RCOMP
R465 40.2_1%
DDRMAA0
DDRMAA1
DDRMAA2
DDRMAA3
DDRMAA4
DDRMAA5
DDRMAA6
DDRMAA7
DDRMAA8
DDRMAA9
DDRMAA10
DDRMAA11
DDRMAA12
DDRMAB1
DDRMAB2
DDRMAB4
DDRMAB5
MSDQS0
MSDQS1
MSDQS2
MSDQS3
MSDQS4
MSDQS5
MSDQS6
MSDQS7
MSDM0
MSDM1
MSDM2
MSDM3
MSDM4
MSDM5
MSDM6
MSDM7
MSCKE0
MSCKE1
MSCKE2
MSCKE3
MSCS0#
MSCS1#
MSCS2#
MSCS3#
DCLK0
DCLK0#
DCLK1
DCLK1#
DCLK2
DCLK2#
DCLK3
DCLK3#
DCLK4
DCLK4#
DCLK5
DCLK#5
MSBS0
MSBS1
MRAS#
MCAS#
MWE#
DDRMAB1 {14,15}
DDRMAB2 {14,15}
DDRMAB4 {14,15}
DDRMAB5 {14,15}
MSCKE[0..3] {14,15}
MSCS0# {14,15}
MSCS1# {14,15}
MSCS2# {14,15}
MSCS3# {14,15}
DCLK0 {14}
DCLK0# {14}
DCLK1 {14}
DCLK1# {14}
DCLK2 {14}
DCLK2# {14}
DCLK3 {14}
DCLK3# {14}
DCLK4 {14}
DCLK4# {14}
DCLK5 {14}
DCLK5# {14}
MSBS0 {14,15}
MSBS1 {14,15}
MRAS# {14,15}
MCAS# {14,15}
MWE# {14,15}
R446 60.4_1%
R447 60.4_1%
GFRAME# {16}
GIRDY# {16}
GTRDY# {16}
GDEVSEL# {16}
GSTOP# {16}
GPAR {16}
GREQ# {16}
GGNT# {16}
SBA[0..7] {16}
SB_STB {16}
SB_STB# {16}
ST[0..2] {16}
GAD_STB0 {16}
GAD_STB#0 {16}
GAD_STB1 {16}
GAD_STB#1 {16}
PIPE# {16}
RBF# {16}
WBF# {16}
AGPREF {16}
DDRMAA[0..12] {14,15}
MEM_STR
C267 0.1u
C268 0.1u
3
Trace width 12 mil
Trace width 12 mil
with 10 mil space.
with 10 mil space.
Place 0.1uF <1" to GMCH
Place 0.1uF <1" to GMCH
3
2
1
DDR SERIAL RESISTORS
RN99 10
DDRMD[0..63] {14,15}
DDRMD1
DDRMD5
DDRMD4
DDRMD0
DDRMD3
DDRMD7
DDRMD6
DDRMD2
DDRMD13
DDRMD12
DDRMD9
DDRMD8
DDRMD11
DDRMD10
DDRMD15
DDRMD14
DDRMD21
DDRMD17
DDRMD16
DDRMD20
DDRMD23
DDRMD19
DDRMD22
DDRMD18
DDRMD29
DDRMD28
DDRMD24
DDRMD31
DDRMD27
DDRMD30
DDRMD26
DDRMD37
DDRMD33
DDRMD36
DDRMD32
DDRMD35
DDRMD39
DDRMD38
DDRMD34
DDRMD41
DDRMD45
DDRMD44
DDRMD40
DDRMD47
DDRMD43
DDRMD46
DDRMD42
DDRMD53
DDRMD52
DDRMD49
DDRMD48
DDRMD51
DDRMD50
DDRMD55
DDRMD54
DDRMD57
DDRMD61
DDRMD56
DDRMD60
DDRMD59
DDRMD63
DDRMD58
DDRMD62
MSDM0 SDM0
MSDM1
MSDM2
MSDM3
MSDM4
MSDM5
MSDM6
MSDM7
MSDQS0
MSDQS1
MSDQS2
MSDQS3
MSDQS4
MSDQS5
MSDQS6
MSDQS7
7 8
5 6
3 4
1 2
RN98 10
7 8
5 6
3 4
1 2
RN100 10
7 8
5 6
3 4
1 2
RN62 10
7 8
5 6
3 4
1 2
RN63 10
7 8
5 6
3 4
1 2
RN64 10
7 8
5 6
3 4
1 2
RN65 10
7 8
5 6
3 4
1 2
RN66 10
7 8
5 6
3 4
1 2
RN67 10
7 8
5 6
3 4
1 2
RN68 10
7 8
5 6
3 4
1 2
RN69 10
7 8
5 6
3 4
1 2
RN70 10
7 8
5 6
3 4
1 2
RN71 10
7 8
5 6
3 4
1 2
RN72 10
7 8
5 6
3 4
1 2
RN73 10
7 8
5 6
3 4
1 2
RN74 10
7 8
5 6
3 4
1 2
R449 10
R450 10
R451 10
R452 10
R453 10
R454 10
R455 10
R456 10
R457 10
R458 10
R459 10
R460 10
R461 10
R462 10
R463 10
R464 10
2
MDQ1
MDQ5
MDQ4
MDQ0
MDQ3
MDQ7
MDQ6
MDQ2
MDQ13
MDQ12
MDQ9
MDQ8
MDQ11
MDQ10
MDQ15
MDQ14
MDQ21
MDQ17
MDQ16
MDQ20
MDQ23
MDQ19
MDQ22
MDQ18
MDQ25 DDRMD25
MDQ29
MDQ28
MDQ24
MDQ31
MDQ27
MDQ30
MDQ26
MDQ37
MDQ33
MDQ36
MDQ32
MDQ35
MDQ39
MDQ38
MDQ34
MDQ41
MDQ45
MDQ44
MDQ40
MDQ47
MDQ43
MDQ46
MDQ42
MDQ53
MDQ52
MDQ49
MDQ48
MDQ51
MDQ50
MDQ55
MDQ54
MDQ57
MDQ61
MDQ56
MDQ60
MDQ59
MDQ63
MDQ58
MDQ62
SDM1
SDM2
SDM3
SDM4
SDM5
SDM6
SDM7
SDM0 {14,15}
SDM1 {14,15}
SDM2 {14,15}
SDM3 {14,15}
SDM4 {14,15}
SDM5 {14,15}
SDM6 {14,15}
SDM7 {14,15}
SDQS0
SDQS1
SDQS2
SDQS3
SDQS4
SDQS5
SDQS6
SDQS7
Title
Size Document Number Rev
Date: Sheet
MSI
SDQS[0..7] {14,15}
MICRO-STAR
BROOKDALE-G GMCH2
MS-6577
1
73 0 Wednesday, December 11, 2002
of
2.1A
5
4
3
2
1
GMCH DECOUPLING CAPACITOR
C17
D17
E17
G17
J17
V17
AH30
C31
AC3
AG3
AM3
AN3
AR3
AU3
AB4
AG4
Y17
AJ17
AR17
AR9
AM10
AR23
AU23
F24
AM24
VSS
VSS
A25
VSS
VSS
VSS
VSS
VSS
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
B17
AH16
M10
T10
Y10
AH20
AH24
AH28
AF28
AB28
V28
P28
K24
K28
N35
VSS
R35
VSS
U35
VSS
AA35
VSS
AC35
VSS
AE35
VSS
AG35
VSS
AL35
VSS
AN35
VSS
AR35
VSS
AU35
VSS
B36
VSS
W36
VSS
AF8
VSS
AM8
VSS
G9
VSS
J9
VSS
N9
VSS
U9
VSS
AA9
VSS
AE9
VSS
A23
VSS
C23
VSS
D23
VSS
J23
VSS
AH36
VSS
AT36
VSS
C37
VSS
E37
VSS
J37
VSS
U37
VSS
AA37
VSS
AE37
VSS
AG37
VSS
AJ37
VSS
C25
VSS
AN37
VSS
AR37
VSS
AR11
VSS
AU11
VSS
J25
VSS
AJ25
VSS
AR25
VSS
F26
VSS
AK12
VSS
AM12
VSS
B13
VSS
C13
VSS
D13
VSS
E13
VSS
A27
VSS
C27
VSS
J27
VSS
AJ13
VSS
AR13
VSS
F14
VSS
AL27
VSS
AR27
VSS
AU27
VSS
F28
VSS
AM28
VSS
E1
VSS
J1
VSS
N1
VSS
U1
VSS
AA1
VSS
AE1
VSS
AN1
VSS
AR1
VSS
B2
VSS
D15
VSS
AR15
VSS
AU15
VSS
N37
VSS
C16
VSS
Brookdale_GMCH
VCC_AGP
C269
Pin A5
0.1u
CB233
Pin J1
0.1u
CB234
Pin E1
0.1u
CB236
Pin N1
0.1u
CB239
Pin U1
0.1u
Place decoupling cap
close to GMCH AGP
Interface < 0.1"
VCC_AGP
CB245
0.1u
C271
0.01u
Place decoupling cap
close to GMCH Core
Logic Interface <
0.1"
VCC_AGP
CB235
0.1u
CB237
0.1u
Pin AA1
Pin AE1
Place decoupling cap
close to GMCH
Hub-Link Interface<
0.1"
VCCP
CB243
0.1u
CB246
0.1u
CB248
0.1u
CB250
0.1u
CB252
0.1u
Place decoupling cap
close to GMCH CPU
Interface < 250mil
in the Vtt corridor
VCC_AGP VCCP
+
CT25
1000u_6.3V
Place Bulk cap for Core Logic,
AGP & Hub Link Interface
MEM_STR
+
CT47
1000u_6.3V
Place Bulk cap between
GMCH & DIMM slot
MEM_STR
Place decoupling cap
close to GMCH Memory
Interface < 0.1", with
18 mil trach width
+
+
CT45
CT46
X_470u
X_470u
VCC_AGP
C270
0.01u
CB238
0.1u
Pin B14
Pin A15
Place decoupling cap
close to GMCH DAC
Interface< 0.1"
CB240
Pin AL37
0.1u
CB241
Pin AU33
0.1u
CB242
Pin AU29
0.1u
CB244
Pin AU25
0.1u
CB247
Pin AU17
0.1u
CB249
Pin AU13
0.1u
CB251
Pin AU9
0.1u
CB253
Pin AU5
0.1u
+
CT48
1000u_6.3V
CB254
10u-1206
CB255
10u-1206
U6D
U18
VSS
V18
Y18
AA18
D D
C C
B B
A A
AL31
AR31
AU31
F32
H32
K32
M32
P32
T32
V32
Y32
AB32
AD32
AF32
AH32
AM4
AG5
AN5
AR5
AR19
AM32
A33
C33
AJ33
AN33
AR33
AB6
AF6
AM6
U20
V20
Y20
AA20
AM20
A21
B21
C21
D21
E21
G21
J21
D34
W34
A35
E35
G35
J35
L35
AN7
AR7
AU7
V21
Y21
AJ21
AR21
F22
H22
A5
C5
F6
H6
M6
T6
Y6
B8
C8
D8
F8
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A29
C29
J29
L29
N29
U29
R29
W29
AA29
AC29
AE29
AG29
AJ29
AR29
F30
AT2E3G3J3L3N3R3U3W3
AM16
MSI
Title
Size Document Number Rev
5
4
3
2
Date: Sheet
MICRO-STAR
Broodale-G GMCH3
MS-6577
83 0 Wednesday, December 11, 2002
1
of
2.1A
ICH4 PCI / HUB LINK / CPU / LAN / INTERRUPT SIGNALS
ICH4 PULL-UP/DOWN RESIS TO RS
V10
V16
VCC3_3
GND25
V18
VCC3_3
VCC3_3
GND26
GND27
C17
E12
GND28
C19
C21
VCC1_5SB
E20
E13
VCCSUS1_5
VCCSUS1_5
GND29
GND30
C23C6D1
F14
VCCSUS1_5
VCCSUS1_5
GND31
GND32
G18R6T6
VCCSUS1_5
VCCSUS1_5
GND33
GND34
D12
D15
U6
VCCSUS1_5
GND35
D17
D19
VCCSUS1_5
GND36
GND37
D21
E11
F10
VCCSUS3_3
VCCSUS3_3
GND38
GND39
D23D4D8
F15
F16
VCCSUS3_3
GND40
D22
F17
F18
K14V7V8
V9
VCCSUS3_3
VCCSUS3_3
VCCSUS3_3
VCCSUS3_3
VCCSUS3_3
VCCSUS3_3
VCCSUS3_3
THRMTRIP#
HI_SWING
GPIO1/REQB#/REQ5#
GPIO17/GNTB#/GNT5#
LAN_RSTSYNC
LAN_RXD0
LAN_RXD1
LAN_RXD2
LAN_TXD0
LAN_TXD1
LAN_TXD2
GND43
GND41
GND42
GND44
GND45
GND46
GND47
E14
E10
E16
E17
E18
E19
A20M#
CPUSLP#
FERR#
IGNNE#
INIT#
INTR
NMI
SMI#
STPCLK#
RCIN#
A20GATE
HI10
HI11
HI_STB
HL_STB#
HLCOMP
HIREF
PIRQA#
PIRQB#
PIRQC#
PIRQD#
IRQ14
IRQ15
APICCLK
APICD0
APICD1
SERIRQ
REQ0#
REQ1#
REQ2#
REQ3#
REQ4#
GNT0#
GNT1#
GNT2#
GNT3#
GNT4#
LAN_CLK
82801DB
U13A
NC
HI0
HI1
HI2
HI3
HI4
HI5
HI6
HI7
HI8
HI9
AB23
U21
AA21
W21
V22
AB22
V21
W23
V23
U22
Y22
U23
W20
L19
L20
M19
M21
P19
R19
T20
R20
P23
L22
N22
K21
P21
N20
R23
R22
M23
D5
C2
B4
A3
AC13
AA19
J19
H19
K20
J22
B1
A2
B3
C7
B6
A6
C1
E6
A7
B7
D6
C5
C11
B11
A10
A9
A11
B10
C10
A12
FERR#
SMI#
KB_RST#
A20GATE#
HL0
HL1
HL2
HL3
HL4
HL5
HL6
HL7
HL8
HL9
HL10
R210 X_62
R225 68.1_1%
HI_ISWING
HUB_IREF
APICCLK
APIC_D0
APIC_D1
SERIRQ
PREQ#0
PREQ#1
PREQ#2
PREQ#3
PREQ#4
PREQ#5
PGNT#0
PGNT#1
PGNT#2
PGNT#3
PGNT#4
PGNT#5
A20M# {4}
SLP# {4}
FERR# {4}
IGNNE# {4}
HINIT# {4,13}
INTR {4}
NMI {4}
HSMI# {4}
STPCLK# {4}
KB_RST# {11}
THERMTRIP#
A20GATE# {11}
THERMTRIP# {4}
HL[0..10] {6}
This resistor less than 0.5"
from ICH use 15 mils trace
HL_STB {6}
HL_STB# {6}
VCC_AGP
INTA# {16,17}
INTB# {16,17}
INTC# {17}
INTD# {17}
IRQ14 {3}
IRQ15 {3}
SERIRQ {11}
PREQ#0 {17}
PREQ#1 {17}
PREQ#2 {17}
PREQ#3 {17,23}
PREQ#4 {17}
PREQ#5 {25}
PGNT#0 {17}
PGNT#1 {17}
PGNT#2 {17}
PGNT#3 {23}
PGNT#4 {17}
PGNT#5 {25}
FERR#
SERIRQ
KB_RST#
A20GATE#
PREQ#A
PREQ#5
APIC_D0
APIC_D1
R201 62
R203 8.2K
R226 8.2K
R222 8.2K
R294 8.2K
R286 8.2K
R224 10K
R216 10K
VCCP
VCC3
ICH4 REFERENCE VOLTAGE
VCC_AGP
C275
0.1u
HI_ISWING
C276
C277
0.01u
0.1u
HUB_IREF
C171
C176
0.01u
0.1u
Place Cap. as Close as possible to ICH4 < 0.25"
Trace width use 12 mils and 10mils space
R466
226_1%
R215
100_1%
R214
100_1%
VCC_AGP VCC3_SB
K12
K18
K22
P10
T18
U19
VCC1_5
VCC1_5
GND4
GND5
A22A4AA12
VCC1_5
VCC1_5
GND6
GND7
VCC1_5
GND8
AA16
VCC1_5
GND9
AA22
V14A5AC17
VCC1_5
GND10
GND11
AA3
AA9
VCC3_3
GND12
AB20
H5
AD0
J3
AD1
H3
AD2
K1
AD3
AD4
J4
AD5
H4
AD6
J5
AD7
K2
AD8
AD9
L1
AD10
AD11
L2
AD12
H2
AD13
L3
AD14
F5
AD15
F4
AD16
N1
AD17
E5
AD18
N2
AD19
E3
AD20
N3
AD21
E4
AD22
AD23
E2
AD24
P1
AD25
E1
AD26
P2
AD27
D3
AD28
R1
AD29
D2
AD30
P4
AD31
J2
C/BE0#
K4
C/BE1#
C/BE2#
N4
C/BE3#
DEVSEL#
F1
FRAME#
L5
IRDY#
F2
TRDY#
F3
STOP#
PAR
PLOCK#
K5
SERR#
L4
PERR#
PME#
B5
GPIO0/REQA#
E8
GPIO16/GNTA#
P5
PCICLK
U5
PCIRST#
Y5
LAN_RST#
EE_CS
EE_DIN
A8
EE_DOUT
EE_SHCLK
GND1
A1
GND2
A16
K10
VCC1_5
GND3
A18
A20
PME# {16,17,23,25}
AD0
AD1
AD2
AD3
AD4
AD5
AD6
AD7
AD8
AD9
AD10
AD11
AD12
AD13
AD14
AD15
AD16
AD17
AD18
AD19
AD20
AD21
AD22
AD23
AD24
AD25
AD26
AD27
AD28
AD29
AD30
AD31
C_BE#0
C_BE#1
C_BE#2
C_BE#3
PREQ#A
R309 1K
R269 X_2.7K
D10
D11
C12
G5
G2
G4
M5
M4
M3
G1
M2
W2
AD[31..0] {17,23,25}
C_BE#[3..0] {17,23,25}
DEVSEL# {17,23,25}
FRAME# {17,23,25}
IRDY# {17,23,25}
TRDY# {17,23,25}
STOP# {17,23,25}
PAR {17,23,25}
PLOCK# {17}
SERR# {17,23,25}
PERR# {17,23,25}
ICH_PCLK {3}
PCIRST# {13,21}
Reserved pull-down
resistor for ICH4
AC8B2H18H6J1
VCC3_3
VCC3_3
GND13
GND14
AB7
AC1
AC10
VCC3_3
VCC3_3
GND15
GND16
AC14
VCC3_3
GND17
AC18
AC23
VCC3
J18K6M10
VCC3_3
VCC3_3
GND18
GND19
AC5
VCC3_3
GND20
B12
B16
P12P6U1
VCC3_3
VCC3_3
GND21
GND22
B18
VCC3_3
GND23
B20
B22B9C15
VCC3_3
GND24
Pin A1 Pin H1
VCC3
Pin A4
CB139
CB173
104P
104P
ICH4 DECOUPLING CAPACITORS
Pin AC10
CB178
104P
Pin T1
CB181
104P
Pin AC18
CB167
104P
CB150
104P
EC4
470U/10V
Place one 0.1u close to ICH4 <100 mil
Pin K23 Pin C23 Pin A16 Pin AC1 Pin T23 Pin N23 Pin C22 Pin C22
VCC_AGP VCC_AGP
+
CB137
104P
CB135
104P
CB136
103P
FOR Core Logic FOR Hub Interface FOR PLL
VCC_AGP
CB138
104P
VCC1_5SB
CB180
104P
CB159
104P
MSI
Title
Size Document Number Rev
Date: Sheet
MICRO-STAR
ICH4 PCI/HI/LAN
MS-6577
93 0 Wednesday, December 11, 2002
of
2.1A