THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
A
B
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2006/02/132006/03/10
Compal Secret Data
Deciphered Date
Title
Size Document NumberRev
Custom
D
Date:Sheetof
Compal Electronics, Inc.
Cover Sheet
LA-4021P
E
145Monday, October 29, 2007
0.1
A
www.laptoprepairsecrets.com
Compal confidential
File Name : LA-4021P
B
C
D
E
SKYY
Docking CONN.(Opus 1.0)
11
*RJ-45(LED*2)
*CRT
*S-VIDEO OUT
*LINE IN
Thermal Sensor
EMC2103
page 4
*LINE OUT
*USB x4
*DC JACK
Fan Control
page 4
*Power on signal
*Docked indicator
signal
*AC present indicator
signal
S-Video to Docking
22
Express Card 54
PCIE X1 + USB X1
page 25
WWAN Card
WWAN + PCIE X1
+ USB X1
page 25
LCD conn
page 18
CRT
page 17
CRT to docking
page 34
page 34
Mobile Penym
LV/ULV Dual Core
uFCPGA-956 CPU - SFF
page 4,5,6,7
H_A#(3..35)
H_D#(0..63)
FSB
667/800/1066MHz 1.05V
Intel Cantiga GMS
FCBGA 1363 - SFF
page 8,9,10,11,12,13
DMI X4
DDR2 800MHz 1.8V
Dual Channel
CK505
Clock Generator
ICS9LPRS397
page 16
DDR2-SO-DIMM X 2
BANK 0, 1, 2, 3
USB x1(Docking)
FingerPrinter AES2810
USBx1
page 14,15
page 34
page 31
Accelerometer
LIS302DLTR
page 26
daughter board
USB conn x 3(For I/O)
PCI-E BUS
Intel ICH9-M
10/100/1000 LAN
Intel Boaz GbE
PHY
page 24
CardBus Controller
Rico R5C833
page 27
PCI BUS
24HST1041A-3
33
RJ45 CONN
page 25
1394 port
LED
page 19
SD/MMC Slot
LPC BUS
WBMMAP-569 - SFF
page 20,21,22,23
SPI ROM
AT26DF321
page 32
SPI
USB2.0
Azalia
SATA0
SATA1
BT Conn USB x 1
USB x1(Camara)
page 18
page 31
MDC V1.5
page 30
Audio CKT
AD1984HD
2.5" SATA HDD Connector
SATA ODD Connector
page 28
OR
page 21
1.8" SATA HDD Connector
page 21
TPA6043
AMP & Audio Jack
page 29
RTC CKT.
page 21
TPM1.2
SLB9635TT
page 32
SMSC KBC 1091
page 33
Power OK CKT.
page 35
Touch Pad CONN.
Int.KBD
page 30page 30
44
Power On/Off CKT.
page 30
DC/DC Int erface CKT.
page 36
A
TrackPoint CONN.
page 30
B
Security Classification
Issued Date
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2006/02/132006/03/10
Compal Secret Data
Deciphered Date
D
Title
Size Document NumberRev
Custom
Date:Sheetof
Compal Electronics, Inc.
Block Diagram
LA-4021P
E
245Monday, October 29, 2007
0.1
A
www.laptoprepairsecrets.com
Voltage Rails
State
S0
S1
S3
S5 S4/AC
S5 S4/ Battery only
S5 S4/AC & Battery
don't exist
11
( O MEANS ON X MEANS OFF )
+B
power
plane
O
O
O
O
O
X
+5VALW
+3VALW
+3VM
+1.05VM
O
O
O
O
X
+1.8V
O
XX
X
+5VS
+3VS
+1.5VS
+0.9V
+VCCP
+CPU_CORE
+0.9V
OO
OO
X
X
XX X
SMBUS Control Table
SOURCE
SMB_EC_CK1
SMB_EC_DA1
SMB_EC_CK2
SMB_EC_DA2
SMB_CK_CLK1
SMB_CK_DAT1 ICH9
LCD_CLK
LCD_DAT
KB926
KB926
Cantiga
Symbol Note :
: means Digital Ground
: means Analog Ground
@ : means just reserve , no build
CONN@ : means ME part.
45@ : means install after SMT.
INVERTER BATT EEPROM
X
X
X
XX
SERIAL
VV
XX
X
X
XX
THERMAL
SENSOR
(CPU)
SODIMM CLK CHIP
XX
V
X
X
VVV
XX
X
X
MINI CARD
LCD
XX
X
X
X
X
V
I2C / SMBUS ADDRESSING
DEVICE
DDR SO-DIMM 0
CLOCK GENERATOR (EXT.)
HEXADDRESS
A0
D2
1 0 1 0 0 0 0 0
1 1 0 1 0 0 1 0
Security Classification
Issued Date
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Change R23, R24 connect to +3VS and add PU/PD for U2. (9/3)
NI R23, reserve R324 and connect to MAINPWON. (10/5)
REMOTE thermal sensor
REMOTE2+
C314
2200P_0402_50V7K
REMOTE2-
C
Q45
2
B
MMBT3904W_SOT323-3
E
31
2
1
Layout Note:
place near the hottest spot area for
NB & top SODIMM.
1
R11K_0402_5%@
12
R254.9_0402_1%
12
R354.9_0402_1%
12
R454.9_0402_1%
12
R554.9_0402_1%
12
R654.9_0402_1%@
12
R751_0402_1%
12
R854.9_0402_1%
12
This shall place near CPU
CLK_CPU_XDP# 16
+VCCP+VCCP
R1122.6_0402_1%
12
R12200_0402_1%
R14
0_0402_5%
Place R191 within 200ps
(~1") to CPU
+5VS
+3VS
+3VS
12
JP2
1
1
2
2
3
3
ACES_85204-03001conn@
DEL U3 and add R13. (9/3)
G1
G2
+3VS
+VCCP
H_RESET#
XDP_DBRESET#XDP_DBRESET#_R
4
5
AA
Security Classification
Issued Date
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2006/02/132006/03/10
Compal Secret Data
Deciphered Date
Title
Size Document NumberRev
Custom
2
Date:Sheetof
Compal Electronics, Inc.
Penryn(1/3)-A GTL+/ITP-XDP
LA-4021P
1
445Monday, October 29, 2007
0.1
5
www.laptoprepairsecrets.com
4
3
2
1
H_D#[0..15]8
DD
H_DSTBN#08
H_DSTBP#08
H_DINV#08
H_D#[16..31]8
CC
layout note: Route TEST3 & TEST5 traces on
ground referenced layer to the TPs
0.5" of CPU pin.Trace
should be at least 25
mils away from any other
toggling signal.
COMP[0,2] trace width is
18 mils. COMP[1,3] trace
width is 4 mils.
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Place these capacitors on L8
(North side,Secondary Layer)
Place these capacitors on L8
(North side,Secondary Layer)
Place these capacitors on L8
(Sorth side,Secondary Layer)
Place these capacitors on L8
(Sorth side,Secondary Layer)
1
2
+VCC_CORE
1
2
+VCC_CORE
1
2
+VCC_CORE
1
2
C8
10U_0805_6.3V6M
C16
10U_0805_6.3V6M
C21
10U_0805_6.3V6M
C29
10U_0805_6.3V6M
1
C9
10U_0805_6.3V6M
2
1
C17
10U_0805_6.3V6M
2
1
C22
10U_0805_6.3V6M
2
1
C30
10U_0805_6.3V6M
2
1
C10
10U_0805_6.3V6M
2
1
C18
10U_0805_6.3V6M
2
1
C23
10U_0805_6.3V6M
2
1
C31
10U_0805_6.3V6M
2
1
C11
10U_0805_6.3V6M
2
1
C19
10U_0805_6.3V6M
2
1
C24
10U_0805_6.3V6M
2
1
C32
10U_0805_6.3V6M
2
1
C12
10U_0805_6.3V6M
2
1
C20
10U_0805_6.3V6M
2
1
C25
10U_0805_6.3V6M
2
1
C33
10U_0805_6.3V6M
2
1
C13
10U_0805_6.3V6M
2
1
C26
10U_0805_6.3V6M
2
1
C14
10U_0805_6.3V6M
2
1
C27
10U_0805_6.3V6M
2
1
C15
10U_0805_6.3V6M
2
1
C28
10U_0805_6.3V6M
2
Mid Frequence Decoupling
Near CPU CORE regulator
+VCC_CORE
220U_D2_2VK_R9
1
1
+
+
C34
C35
2
2
+VCCP
1U_0603_10V4Z
C38
Security Classification
Issued Date
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
4
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
1U_0603_10V4Z
1U_0603_10V4Z
1
1
2
C40
C39
2
2006/02/132006/03/10
1U_0603_10V4Z
1
1
C41
2
2
Compal Secret Data
1U_0603_10V4Z
1
C42
2
1U_0603_10V4Z
1U_0603_10V4Z
1
C43
2
Deciphered Date
1
C552
2
ESR <= 1.5m ohm
220U_D2_2VK_R9
1U_0603_10V4Z
220U_D2_2VK_R9
1
+
C36
2
1U_0603_10V4Z
1U_0603_10V4Z
1
C553
2
1
1
C555
C554
2
2
2
220U_D2_2VK_R9
1
+
C37
2
1U_0603_10V4Z
1U_0603_10V4Z
1
1
C556
C557
2
2
Title
Size Document NumberRev
Custom
Date:Sheetof
Compal Electronics, Inc.
Penryn(3/3)-GND/Bypass
LA-4021P
1
745Monday, October 29, 2007
0.1
5
www.laptoprepairsecrets.com
H_D#[0..63]5
DD
CC
H_RESET#4
H_CPUSLP#5
BB
layout note:
Route H_SCOMP and H_SCOMP# with trace width,
spacing and impedance (55 ohm) same as FSB data
traces
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2006/02/132006/03/10
Compal Secret Data
Deciphered Date
Title
Size Document NumberRev
Custom
2
Date:Sheetof
Compal Electronics, Inc.
Cantiga(2/6)-DDR2 A/B CH
LA-4021P
1
945Monday, October 29, 2007
0.1
5
www.laptoprepairsecrets.com
BLON_PWM18
ENABLT18
+3VS
DDC2_CLK18
DDC2_DATA18
DD
ENAVDD18
TXCLK_L-18
TXCLK_L+18
TXOUT_L0-18
TXOUT_L1-18
TXOUT_L2-18
TXOUT_L0+18
TXOUT_L1+18
TXOUT_L2+18
For make layout clearance, del
TP for channel B. 10/18
R6510K_0402_5%
12
R6610K_0402_5%
12
R672.37K_0402_1%
12
T33
For EMI. 9/26
R57275_0402_5%@
12
R33675_0402_5%@
CC
12
R33775_0402_5%@
12
Del TV_LUMA & CRMA in 10/12.
D_BLUE17
D_GREEN17
D_RED17
CRT_DDC_CLK17
CRT_DDC_DATA17
CRT_HSYNC17
CRT_VSYNC17
BB
R7030.1_0402_1%
12
R7230.1_0402_1%
12
Close to pin D32 and keep
30mil space to other
part/trace.
0 =(TLS)chip e r s u i t e with no confidentiality
1 =(TLS)chip e r s uite with confidentiality
Reserved
0 = Reverse Lane,15->0, 14->1
1 = Normal Operation,Lane Number in order
0 = Enable
1 = Disable
Reserved
00 = Reserved
01 = XOR Mode Enabled
10 = All Z Mode Enabled
*
(Default)11 = Normal Operation
ReservedCFG[15:14]
0 = Disabled
1 = Enabled
*
ReservedCFG[18:17]
0 = Normal Operation
(Lane number in Order)
*
1 = Reverse Lane
0 = Only PCIE or SDVO is operational.
1 = PCIE/SDVO a r e o p e r a t ing simu.
R912.21K_0402_1% @
CFG58
CFG68
CFG78
CFG98
CFG108
CFG128
CFG138
CFG168
CFG198
CFG208
12
R692.21K_0402_1% @
12
R712.21K_0402_1% @
12
R752.21K_0402_1% @
12
R762.21K_0402_1% @
12
R782.21K_0402_1%@
12
R792.21K_0402_1% @
12
R932.21K_0402_1% @
12
R904.02K_0402_1%@
12
R924.02K_0402_1% @
12
*
*
*
*
*
+3VS
AA
Security Classification
Issued Date
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2006/02/132006/03/10
Compal Secret Data
Deciphered Date
Title
Size Document NumberRev
Custom
2
Date:Sheetof
Compal Electronics, Inc.
Cantiga(3/6)-VGA/LVDS/TV
LA-4021P
1045Monday, October 29, 2007
1
0.1
5
www.laptoprepairsecrets.com
R96
1
C97
2
0.1U_0402_16V4Z
+3VS_DAC_CRT
12
0.1U_0402_16V4Z
1
C62
2
R1040_0603_5%
12
9/27
+1.05VM
+1.05VM_PEGPLL
9/27
0.01U_0402_16V7K
+3VS
1
C63
2
0.1U_0402_16V4Z
R1060_0805_5%
1
+
2
C82
R1100_0603_5%
R97
BLM18PG181SN1D_0603
+1.5VS_PEG_BG
1
C78
2
12
100U_D2_6.3VM
12
1
C98
R1110_0603_5%
+1.8V
2
0.1U_0402_16V4Z
+3VS_DAC_BG
12
0.1U_0402_16V4Z
1
C64
2
+1.8V_TXLVDS
1
C73
1000P_0402_50V7K
2
9/27
10U_0805_6.3V6M
0.01U_0402_16V7K
1
9/27
C65
+1.05VM_DPLLA
2
+1.05VM_DPLLB
+1.05VM_HPLL
+1.05VM_MPLL
+1.05VM_PEGPLL
+1.05VM_A_SM
4.7U_0805_10V4Z
1U_0603_10V4Z
1
1
2
2
C84
C85
C83
+1.05VM_A_SM_CK
10U_0805_6.3V6M
0.1U_0402_16V4Z
1
C92
C93
2
12
1
2
1
2
1U_0603_10V4Z
1
C99
2
+3VS
BLM18PG181SN1D_0603
DD
+1.5VS
CC
BB
+1.05VM_HPLL
+1.8V_LVDS
4
U4H
J31
VCCA_CRT_DAC
L31
VCCA_DAC_BG
M33
VSSA_DAC_BG
J45
VCCA_DPLLA
L49
VCCA_DPLLB
AF10
VCCA_HPLL
AE1
VCCA_MPLL
U43
VCCA_LVDS1
U41
VCCA_LVDS2
V44
VSSA_LVDS
AJ43
VCCA_PEG_BG
AG43
VCCA_PEG_PLL
AW24
VCCA_SM_1
AU24
VCCA_SM_2
AW22
VCCA_SM_3
AU22
VCCA_SM_4
AU21
VCCA_SM_5
AW20
VCCA_SM_6
AU19
VCCA_SM_7
AW18
VCCA_SM_8
AU18
VCCA_SM_9
AW16
VCCA_SM_10
AU16
VCCA_SM_11
AT16
VCCA_SM_12
AR16
VCCA_SM_13
AU15
VCCA_SM_14
AT15
VCCA_SM_15
AR15
VCCA_SM_16
AW14
VCCA_SM_17
AT24
VCCA_SM_NCTF_1
AR24
VCCA_SM_NCTF_2
AT22
VCCA_SM_NCTF_3
AR22
VCCA_SM_NCTF_4
AT21
VCCA_SM_NCTF_5
AR21
VCCA_SM_NCTF_6
AT19
VCCA_SM_NCTF_7
AR19
VCCA_SM_NCTF_8
AT18
VCCA_SM_NCTF_9
AR18
VCCA_SM_NCTF_10
AU27
VCCA_SM_CK_4
AU28
VCCA_SM_CK_3
AU29
VCCA_SM_CK_2
AU31
VCCA_SM_CK_1
AT31
VCCA_SM_CK_NCTF_1
AR31
VCCA_SM_CK_NCTF_2
AT29
VCCA_SM_CK_NCTF_3
AR29
VCCA_SM_CK_NCTF_4
AT28
VCCA_SM_CK_NCTF_5
AR28
VCCA_SM_CK_NCTF_6
AT27
VCCA_SM_CK_NCTF_7
AR27
VCCA_SM_CK_NCTF_8
AH12
VCCD_HPLL
AE43
VCCD_PEG_PLL
M46
VCCD_LVDS_1
L45
VCCD_LVDS_2
CANTIGA GMCH SFF _FCB GA1363
CRTPLLA PEGA SM
A LVDS
POWER
LVDS
VCCA_TV_DAC
TVD TV/CRT
HDA
VCCD_QDAC
VCCD_TVDAC
VCC_AXF_1
VCC_AXF_2
VCC_AXF_3
AXF
VCC_SM_CK_1
VCC_SM_CK_2
VCC_SM_CK_3
VCC_SM_CK_4
SM CK
VCC_TX_LVDS
HV
VCC_PEG_1
VCC_PEG_2
VCC_PEG_3
VCC_PEG_4
PEG
VCC_DMI_1
VCC_DMI_2
VCC_DMI_3
DMI
VTTLF
VTT_1
VTT_2
VTT_3
VTT_4
VTT_5
VTT_6
VTT_7
VTT_8
VTT_9
VTT_10
VTT_11
VTT_12
VTT_13
VTT
VCC_HDA
VCC_HV_1
VCC_HV_2
VTTLF1
VTTLF2
VTTLF3
R13
T12
R11
T10
R9
T8
R7
T6
R5
T4
R3
T2
R1
K30
A31
N34
N32
M25
N24
M23
BK24
BL23
BJ23
BK22
T41
C33
A33
AB44
Y44
AC43
AA43
AM44
AN43
AL43
K14
Y12
P2
R101
0_0402_5%
12
9/27
0.47U_0603_10V7K
1
C100
2
3
0.47U_0603_10V7K
1
2
C58
+1.5VS_QDAC
+1.5VS_TVDAC
+V1.05VM_AXF
+1.8V_SM_CK
+1.8V_TXLVDS
+VCC_PEG
+1.05VM_DMI
9/29
0.47U_0603_10V7K
1
C101
2
2.2U_0805_16V4Z
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1
1
C60
2
2
C59
+3VS_TVDAC
Tie to GND. 9/27
+3VS_HV
0.1U_0402_16V4Z
1
2
C94
0.47U_0603_10V7K
1
C102
2
+VCCP
1
2
C61
0.01U_0402_16V7K
1
C71
2
1
+
2
C57
330U_D2E_2.5VM_R7
12
BLM18PG181SN1D_0603
0.1U_0402_16V4Z
1
C72
2
R100
+VCCP
+3VS
2
+1.05VM_DPLLA+1.05VM
9/27
1
1
+
C53
C54
2
2
0.1U_0402_16V4Z
+1.05VM_DPLLB
9/27
1
1
+3VS
+1.05VM_HPLL
9/27
+1.05VM_PEGPLL
21
D1CH751H-40_SC76
+
C66
C70
2
2
0.1U_0402_16V4Z
1
1
2
2
C74
C75
0.1U_0402_16V4Z
4.7U_0805_10V4Z
+1.05VM_MPLL
1
1
C81
C80
2
2
0.1U_0402_16V4Z
10U_0805_6.3V6M
+1.8V_TXLVDS+1.8V
1
1
2
2
C89
1000P_0402_50V7K
10U_0805_10V4Z
0.1U_0402_16V4Z
1
1
C96
C95
2
2
+VCCP_D
R11210_0402_5%
+1.5VS_QDAC
0.1U_0402_16V4Z
0.01U_0402_16V7K
1
1
C104
C103
2
2
R94
12
BLM18PG181SN1D_0603
220U_D2_4VM
R98
12
BLM18PG181SN1D_0603
220U_D2_4VM
R102
12
BLM18PG181SN1D_0603
R105
12
BLM18PG181SN1D_0603
R1080_0603_5%
12
C90
10U_0805_6.3V6M @
L1
12
BLM18PG121SN1D_0603
12
R114
12
BLM18PG181SN1D_0603
9/27
9/27
9/27
9/27
+1.05VM
+1.05VM
+1.05VM
9/29
+1.5VS
9/27
+1.05VM
+1.5VS_TVDAC
+VCC_PEG
4.7U_0805_10V4Z
1
C87
2
+1.05VM_DMI
0.1U_0402_16V4Z
C91
R1130_0402_5%
12
+V1.05VM_AXF
10U_0805_10V4Z
1
C55
2
+1.8V_SM_CK
0.1U_0402_16V4Z
0_0603_5%
C68
R597
12
10U_0805_6.3V6M
1
C67
2
0.01U_0402_16V7K
0.1U_0402_16V4Z
1
C76
C77
2
10U_0805_6.3V6M
220U_D2_4VM
1
C88
C86
2
R1090_0603_5%
12
1
2
1U_0603_10V4Z
1
2
1
2
1
+
2
1
9/27
R950_0603_5%
12
1
C56
2
R990_0805_5%
12
10U_0805_6.3V6M
1
C69
2
12
BLM18PG181SN1D_0603
R1070_0805_5%
12
R103
9/21
+1.05VM
+3VS_HV
+1.05VM
+1.8V
+1.5VS
9/21
+1.05VM
AA
Security Classification
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETE NT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2006/02/132006/03/10
Compal Secret Data
Deciphered Date
2
Title
Size Document NumberRev
Custom
Date:Sheetof
Compal Electronics, Inc.
Cantiga(6/6)-PWR/GND
LA-4021P
1
1345Monday, October 29, 2007
0.1
5
www.laptoprepairsecrets.com
DDR_A_DQS#[0..7]9
DDR_A_D[0..63]9
DDR_A_DM[0..7]9
DDR_A_DQS[0..7]9
DDR_A_MA[0..14]9
DD
Layout Note:
Place near JP36
+1.8V
Change C131 to 330uF. 9/26
2.2U_0805_16V4Z
1
C131
+
2
330U_D2E_2.5VM_R9
CC
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to +0.9V
+0.9V
0.1U_0402_16V4Z
1
2
C141
BB
AA
DDR_A_MA5
DDR_A_MA8
DDR_A_MA1
DDR_A_MA3
DDR_CS0_DIMMA#
DDR_A_RAS#
DDR_A_BS0
DDR_A_MA10
DDR_A_CAS#
DDR_A_WE#
DDR_CS1_DIMMA#
M_ODT1
DDR_A_MA11
2.2U_0805_16V4Z
C132
C133
1
1
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C143
C142
14
23
14
23
14
23
14
23
14
23
23
14
12
5
2.2U_0805_16V4Z
2.2U_0805_16V4Z
1
2
C144
+0.9V
RP156_0404_4P2R_5%
RP356_0404_4P2R_5%
RP556_0404_4P2R_5%
RP756_0404_4P2R_5%
RP956_0404_4P2R_5%
RP1156_0404_4P2R_5%
R11756_0402_5%
C135
C134
1
1
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C146
C145
14
23
RP256_0404_4P2R_5%
14
23
RP456_0404_4P2R_5%
14
23
RP656_0404_4P2R_5%
14
23
RP856_0404_4P2R_5%
14
23
RP1056_0404_4P2R_5%
14
23
RP1256_0404_4P2R_5%
14
23
RP1356_0404_4P2R_5%
0.1U_0402_16V4Z
2.2U_0805_16V4Z
C136
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C148
C147
DDR_A_BS2
DDR_CKE0_DIMMA
DDR_A_MA6
DDR_A_MA7
DDR_A_MA9
DDR_A_MA12
DDR_A_MA2
DDR_A_MA4
DDR_A_BS1
DDR_A_MA0
DDR_A_MA13
M_ODT0
DDR_A_MA14
DDR_CKE1_DIMMA
0.1U_0402_16V4Z
C137
C138
1
1
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C150
C149
4
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C139
C140
1
1
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C152
C151
Layout Note:
Place these resistor
closely JP9,all
trace length Max=1.5"
4
3
DDR_A_D4
DDR_A_D1
DDR_A_DQS#0
DDR_A_DQS0
DDR_A_D2
DDR_A_D3
DDR_A_D8
DDR_A_D14
DDR_A_DQS#1
DDR_A_DQS1
DDR_A_D9
DDR_A_D15
DDR_A_D16
DDR_A_D17
DDR_A_DQS#2
DDR_A_DQS2
DDR_A_D18
DDR_A_D19
DDR_A_D29
DDR_A_D24
DDR_A_DM3
DDR_A_D26
DDR_A_D27
DDR_CKE0_DIMMA8
DDR_A_BS29
DDR_A_BS09
DDR_A_WE#9
DDR_A_CAS#9
DDR_CS1_DIMMA#8
0.1U_0402_16V4Z
1
2
C153
M_ODT18
ICH_SMBDATA15,16,22
ICH_SMBCLK15,16,22
Security Classification
Issued Date
THIS SHEET OF EN GINEER ING DR AWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED B Y OR D ISCLOS ED T O ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.