Fairchild Semiconductor 100321QIX, 100321QI, 100321QCX, 100321QC Datasheet

© 2000 Fairchild Semiconductor Corporation DS010609 www.fairchildsemi.com
October 1989 Revised August 2000
100321 Low Power 9-Bit Inverter
100321 Low Power 9-Bit Inverter
General Description
The 100321 is a m onolithic 9-b it inverter. The device con­tains nine inverting buffer gates with sing le input and out­put. All inputs have 50 k
pull-down resistors.
Features
30% power reduction of the 100121
2000V ESD protection
Pin/function compatible with 100121
Voltage compensated operating range
= −4.2V to 5.7V
Available to industrial grade temperature range (PLCC package only)
Ordering Code:
Devices also availab le in Tape and Reel. Specify by appending th e s uffix let t er “X” to the ordering code.
Logic Symbol
Pin Descriptions
Truth Table
H = HIGH Voltage Level L = LOW Voltage Level
Connection Diagrams
24-Pin DIP
28-Pin PLCC
Order Number Package Number Package Description
100321PC N24E 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide 100321QC V28A 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square 100321QI V28A 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square
(PLCC package only)
Pin Names Description
D
1–D9
Data Inputs
O
1–O9
Data Outputs
Inputs Outputs
D
1
- D
9
O1 - O
9
LH
HL
www.fairchildsemi.com 2
100321
Absolute Maximum Ratings(Note 1) Recommended Operating
Conditions
Note 1: The Absolute Maximum Ratings are those values beyon d which
the safety of the dev ice cannot be guaranteed. T he device sh ould not be operated at these limit s. The parametric values defin ed in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The Recomme nded O peratin g Cond itions table will defin e the condition s for actual device operation.
Note 2: ESD testing conf orm s t o M I L-STD-883, Method 3015.
Commercial Version DC Electrical Characteristics
(Note 3)
V
EE
= 4.2V to 5.7V, VCC = V
CCA
= GND, T
C
= 0°C to +85°C
Note 3: The specified limits represent the worst case value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the all owable syste m opera ti ng r ange s. Co ndi ti ons fo r t est ing shown in the ta ble s are cho­sen to guarantee operation under worst case” conditions.
DIP AC Electrical Characteristics
V
EE
= 4.2V to 5.7V, VCC = V
CCA
= GND
Note 4: The propagation dela y sp ec if ied is for single output swit c hing. Delays may vary up to 200 ps with multiple outpu ts s w it c hing.
Storage Temperature (T
STG
) 65°C to +150°C
Maximum Junction Temperature (T
J
) +150°C
V
EE
Pin Potential to Ground Pin 7.0V to +0.5V
Input Voltage (DC) V
EE
to +0.5V
Output Current (DC Output HIGH)
50 mA
ESD (Note 2)
2000V
Case Temperature (T
C
)
Commercial 0
°C to +85°C
Industrial
40°C to +85°C
Supply Voltage (V
EE
) 5.7V to 4.2V
Symbol Parameter Min Typ Max Units Conditions
V
OH
Output HIGH Voltage −1025 −955 −870 mV VIN =VIH (Max) Loading with
V
OL
Output LOW Voltage −1830 −1705 1620 mV or VIL (Min) 50 to −2.0V
V
OHC
Output HIGH Voltage −1035 mV VIN = VIH (Min) Loading with
V
OLC
Output LOW Voltage 1610 mV or VIL (Max) 50 to −2.0V
V
IH
Input HIGH Voltage 1165 870 mV Guaranteed HIGH Signal
for All Inputs
V
IL
Input LOW Voltage −1830 1475 mV Guaranteed LOW Signal
for All Inputs
I
IL
Input LOW Current 0.50 µAVIN = VIL (Min)
I
IH
Input HIGH Current 240 µAVIN = VIH (Max)
I
EE
Power Supply Current −65 30 mA Inputs Open
Symbol Parameter
T
C
= 0°CT
C
= +25°CT
C
= +85°C
Units Conditions
Min Max Min Max Min Max
t
PLH
Propagation Delay
0.45 1.45 0.45 1.45 0.45 1.55 ns
Figures 1, 2
t
PHL
Data to Output (Note 4)
t
TLH
Transition Time
0.35 1.20 0.35 1.20 0.35 1.20 ns Figures 1, 2
t
THL
20% to 80%, 80% to 20%
Loading...
+ 4 hidden pages