KT8554B/7B 1 CHIP CODECS
PIN DESCRIPTION
ABSOLUTE MAXIMUM RATINGS (Ta = 25
o
C)
Pin No Symbol Description
1 V
BB
VBB = - 5V ±5%.
2 GNDA Analog ground.
3 VFRO Analog output of the receive power Amp.
4 V
CC
V
CC
= +5V ± 5%.
5 FS
R
Receive frame sync pulse. 8KHz pulse train.
6 D
R
PCM data input.
7
Logic input which selects either 1.536MHz/1.544MHz or 2.048MHz for master
clock in normal operation and BCLKX is used for both TX and RX directions.
Alternately direct clock input available, very from 64KHz to 2.048MHz.
8
When MCLKR is connected continuously high, the device is powered down.
Normally connected continusously low, MCLKX is selected for all DAC timing.
Alternately direct 1.536MHz/1.544MHz or 2.048MHz clock input available.
9 MCLK
X
Must be1.536MHz/1.544MHz or 2.048MHz.
May be vary from 64KHz to 2.048MHz but BCLKX is externally tied with MCLK
X
in normal operation.
11 D
X
PCM data output.
12 FS
X
TX frame sync pulse. 8KHz pulse train.
13 TS
X
Changed from high to low during the encoder timeslot. Open drain output.
Analog output of the TX input amplifier.
Used to set gain through external resistor.
15 VFXI
-
Inverting input stage of the TX analog signal.
16 VFXI
+
Non-inverting input stage of the TX analog signal.
Characteristic Symbol Value Unit
Positive Supply Voltage
V
CC
7 V
Negative Supply Voltage V
BB
- 7 V
Voltage at Any Analog Input or Output V
I (A)
V
CC
+ 0.3 to V
BB
- 0.3 V
Voltage at Any Digital Input or Output Vl
(D)
V
CC
+ 0.3 to GNDA - 0.3 V
Operating Temperature Range Ta - 25 to + 125
o
C
Storage Temperature Range T
STG
- 65 to + 150
o
C
Lead Temperature (Soldering, 10 secs) T
LEAD
300
o
C
10