CPU2@:SA00007OS0L(S IC A31 CL8065801674128 QG21 C0 1.2G)
CPU3@:SA00007AM0L(S IC A31 CL8064701614813 QFSY C0 1.6G)
CPU4@:SA00007UH0L(S IC A31 CL8065801703603 QGHB D0 1.6G)
CPU5@:SA00007U90L(S IC A31 CL8065801703601 QGH9 D0 1.8G)
CPU6@:SA00007UG0L(S IC A31 CL8065801703602 QGHA D0 1.6G)
UC1CPU12@
UC1CPU5@
CPU_ QGH9
UC1CPU13@
UC1CPU6@
CPU_QGHA
Huston 15" UMA
Broadwell U
2014-07-16
REV : 1.0 (A00)
@ : Nopop Component
EMC@ : EMI, ESD and RF Component
UC1CPU2@
CPU_QG21
HSW CPU:
22
CPU7@:SA00007MU2L(S IC CL8064701477600 SR1EE D0 2G BGA1168)
CPU9@:SA00007TA0L(S IC CL8064701552900 SR1EN D0 1.9G BGA)
CPU10@:SA00007LO2L(S IC CL8064701477802 SR1EF D0 1.7G BGA)
BDW CPU:
CPU8@:SA00008390L(S IC A31 FH8065801618302 QH14 E0 2.2G)
CPU11@:SA000083D0L(S IC A31 FH8065801620403 QH18 E0 2G)
CPU12@:SA000083B0L(S IC A31 FH8065801620103 QH16 E0 2G)
CPU13@:SA000083C0L(S IC A31 FH8065801620203 QH17 E0 2G)
UC1CPU7@
CPU_SR1EE
UC1CPU8@
UC1CPU3@
CPU_QFSY
UC1CPU9@
CPU_SR1EN
UC1CPU11@
UC1CPU4@
CPU_QGHB
UC1CPU10@
CPU_SR1EF
@EMC@ : EMI, ESD and RF Nopop Component
33
CPU_QH14
CPU_QH18
CPU_QH16
CPU_QH17
CXDP@ : XDP Component
VPRO@ : Support VPRO
Layout Dell logo
NVPRO@ : Support NON-VPRO
CONN@ : Connector Component
HSW@ : HSW CPU
BDW@ : BDW CPU
COPYRIGHT 2014
ALL RIGHT RESERVED
REV: A00
PWB: MOYKF
44
MB PCB
Part Number
DAZ13M00100
Description
PCB ZAM80 LA-A911P LS-A911P/A912P/A913P 02
A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
C
D
Title
Title
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
Block diagram
Block diagram
Block diagram
LA-A911P
LA-A911P
LA-A911P
255Wednesday, July 16, 2014
255Wednesday, July 16, 2014
255Wednesday, July 16, 2014
E
0.5
0.5
0.5
5
4
3
2
1
POWER STATES
State
DD
S0 (Full ON) / M0
S3 (Suspend to RAM) / M3LOWHIGH HIGHONONONOFF
S4 (Suspend to DISK) / M3ONONOFF
S5 (SOFT OFF) / M3ONONOFFLOWHIGHLOW
S3 (Suspend to RAM) / M-OFF
S4 (Suspend to DISK) / M-OFFHIGH
S5 (SOFT OFF) / M-OFF
Signal
SLP
S3#
HIGH
LOWHIGH HIGH
LOWHIGH HIGH LOWONONOFFOFFOFF
LOWLOWLOWONOFFOFFOFFOFF
LOWLOW LOW LOWONOFFOFFOFFOFF
SLP
SLP
S5#
S4#
HIGH HIGH
LOW
LOW
SLP
A#
HIGH
HIGH
ALWAYS
PLANE
ON
M
PLANE
ON
SUS
RUN
PLANE
PLANE
ONONON
OFF
OFF
CLOCKS
OFF
OFF
OFF
PCIE
PCIE 1
PCIE 2
PCIE 3
PCIE 4
PCIE 5
USB3.0
USB3.0 1
USB3.0 2
USB3.0 3
USB3.0 4
L3
SATA
SATA 0
DESTINATION
JUSB1-->Rear left
JUSB3-->Right
MMI (CARD READER)
JUSB2-->Rear Right
LOM
WLAN
WIGIG
JDOCK1 (DOCK)
CC
PM TABLE
power
plane
+3.3V_ALW
+3.3V_ALW_PCH
+3.3V_RTC_LDO
+3.3V_SUS+5V_ALW+5V_RUN
+1.35V_MEM
+0.675V_DDR_VTT
+1.05V_RUN
+VCC_CORE
+3.3V_M+3.3V_M
+1.05V_M+3.3V_RUN
+1.05V_M
(M-OFF)
PCIE 6
L2
L1
L0
SATA 2
SATA 3
USB PORT#
State
0
1
S0
BB
S3
S5 S4/AC
S5 S4/AC doesn't exist
ON
ON
ONON
ON
OFF
OFFOFF
OFFON
OFF
OFF
ON
ON
ON
ON
OFF
OFF
OFFOFF
BDW
ULT
2
3
4
5
6
7
0
JUSB1
JUSB3
BT
JUSB2
Touch Screen
CAMERA
USH
WWAN
BIO
JSATA1 (HDD)SATA 1
NA
HCA
DESTINATION
USH
AA
1
NA
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
Port assignment
Port assignment
Port assignment
LA-A911P
LA-A911P
LA-A911P
355Wednesday, July 16, 2014
355Wednesday, July 16, 2014
355Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
RUN_ON
2
1
TPS22967
(UZ7)
DD
ADAPTER
EN_INVPWR
AO6405
(QV1)
+BL_PWR_SRC
A_ON
SY8208DQNC
(PU300)
+1.05V_RUN
+1.05V_M
+1.05V_MODPHY
BATTERY+PWR_SRC
ALWON
CC
TPS51285
(PU100)
+5V_ALW
CHARGER
+3.3V_ALW
A_ON
PCH_ALW_ON
TPS51622
(PU500)
BB
H_VR_EN
SUS_ON
RT8207
(PU200)
APE8990GN3B
(UZ8)(UZ9)
AUX_EN_WOWL
APE8990GN3B
(UZ3)
SUS_ON
SIO_SLP_LAN#
3.3V_WWAN_EN
APE8990GN3B
(UZ2)
EN_LCDPWR
AP2821KTR
(UV24)
RUN_ON
RUN_ON
APE8990GN3B
USB_PWR_SHR_EN#
TPS2544
(UI3)
USB_PWR_EN1#
SY6288D10CAC
(UI1)
USB_PWR_EN2#
SY6288D10CAC
(UI2)
+VCC_CORE
AA
+1.35V_MEM
+0.675V_DDR_VTT
0.675V_DDR_VTT_ON
+3.3V_M
+3.3V_ALW_PCH
+3.3V_WLAN
+3.3V_SUS
+3.3V_LAN
+LCDVDD
+3.3V_WWAN(QV8)
+3.3V_CAM
+3.3V_RUN
3.3V_CAM_EN#
LP2301ALT1G
(QZ1)
+5V_RUN
3.3V_TS_EN
+5V_USB_CHG_PWR
LP2301ALT1G
+USB_LEFT_PWR
+5V_TS
+USB_RIGHT_PWR
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
Power rails
Power rails
Power rails
LA-A911P
LA-A911P
LA-A911P
455Wednesday, July 16, 2014
455Wednesday, July 16, 2014
455Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
SMBUS Address [0x9a]
B4
A3
MEM_SMBCLK
MEM_SMBDATA
SML0CLK
SML0DATA
2.2K
2.2K
DOCK_SMB_CLK
DOCK_SMB_DAT
+3.3V_ALW_PCH
AP2
AH1
DD
BDW
AN1
AK1
AU3AH3
SML1_SMBDATA
SML1_SMBCLK
B6A5
3A
3A
1A
1A
CC
1B
1B
499
499
2.2K
2.2K
4
+3.3V_ALW_PCH
2.2K
2.2K
+3.3V_ALW_PCH
+3.3V_ALW
2N7002
2N7002
28
31
127
129
LOM
DOCKING
3
2
202
200
202
200
53
51
DIMMA
DIMMB
XDP
1
10K
10K
4
6
+3.3V_RUN
G Sensor
2.2K
KBC
A56
1C1CB59
PBAT_SMBCLK
2.2K
PBAT_SMBDAT
+3.3V_ALW
100 ohm
100 ohm
7
6
BATTERY
CONN
2.2K
A50
B53
A49
B52
USH_SMBCLK
USH_SMBDAT
BB
MEC 5085
1E
1E
2B
2B
10K
2.2K
B50
A47
B7
A7
CHARGER_SMBCLK
CHARGER_SMBDAT
1G
1G
AA
2D
2D
10K
2.2K
2.2K
B48
B49
GPU_SMBDAT
GPU_SMBCLK
4
2A
2A
5
+3.3V_SUS
+3.3V_ALW
+3.3V_RUN
M9
L9
USH
9
8
Charger
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
Title
Title
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
SMbus Block diagram
SMbus Block diagram
SMbus Block diagram
LA-A911P
LA-A911P
LA-A911P
555Wednesday, July 16, 2014
555Wednesday, July 16, 2014
555Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
SATA0
SATA1
PCB
UMA SATA port
E-Dock
Service Mode Switch:
Add a switch to ME_FWP signal to unlock the ME region and
allow the entire region of the SPI flash to be updated using FPT.
DD
+RTC_CELL
330K_0402_5%
12
RC1
+3.3V_ALW_PCH
12
RC2
1K_0402_5%
PT,ST pop RC2 and SW1; MP pop RC301
BDW@
ME_FWP_EC<36>
ME_FWP PCH has internal 20K PD.
12
RC301HSW@0_0402_5%
ME_FWP
ME_FWPME_FWP_EC
SW1
BDW@
1
A
2
B
3
C
4
G1
5
G2
SS3-CMFTQR9_3P
FLASH DESCRIPTOR SECURITY OVERRIDE
ME_FWP=LOW → ENABLE ME (DEFAULT) --> Pin1 & Pin3 short
PCH_INTVRMEN
INTVRMEN - INTEGRATED SUS 1.05V VRM
ENABLE
CC
High - Enable Internal VRs
Low - Enable External VRs
12
RC91M_0402_5%
+RTC_CELL
12
12
RC1020K_0402_5%
RC820K_0402_5%
12
CC3
1U_0402_6.3V6K
CMOS place near DIMM
ME_CLR1
BB
ShuntClear ME RTC Registers
Open
+1.05V_M
TPM setting
Keep ME RTC Registers
12
RC1451_0402_5%
RC1551_0402_5%
RC1651_0402_5%
RC18@1K_0402_1%
@
RC21
12
12
12
12
PCH_JTAG_TCK
51_0402_5%
PCH_JTAG_TDI
PCH_JTAG_TDO
PCH_JTAG_TMS
PCH_JTAG_JTAGX
CMOS_CLR1
=HIGH → DISABLE ME (ME can update) --> Pin2 & Pin3 short
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Nu mberRev
Size Document Nu mberRev
Size Document Nu mberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
CPU (3/12)
CPU (3/12)
CPU (3/12)
LA-A911P
LA-A911P
LA-A911P
1
855Wednesday, July 16, 2014
855Wednesday, July 16, 2014
855Wednesday, July 16, 2014
0.5
0.5
0.5
5
+3.3V_ALW_PCH
DD
CC
BB
+PCH_VCCDSW3_3
+3.3V_RUN
+1.05V_VCCST
12
RC7910K_0402_5%
RC82@10K_0402_5%
RC9210K_0402_5%@
RC9147K_0402_5%
RC95@8.2K_0402_5%
PCH_JTAG_TDI<6>
RC114@49.9_0402_1%
RC11662_0402_5%
1
CC20
22P_0402_50V8J
2
EMI request add
10K_0402_5%
12
RC123
ME_SUS_PWR_ACK
12
SUS_STAT#/LPCPD#
RPC1
45
3
6
AC_PRESENT
2
7
PCH_PCIE_WAKE#
1
8
PCH_BATLOW#
10K_8P4R_5%
12
12
PCH_RSMRST#_Q
refer HBR_SDS_schematic_rev0.7
12
ME_RESET#
PCH_JTAG_TDO<6>
PCH_JTAG_TDI
RUNPWROK<35,36>
12
H_CATERR#
12
H_PROCHOT#
H_PROCHOT#
@EMC@
H_CPUPWRGD
100P_0402_50V8J
@EMC@
CC83
1
CC17
0.1U_0402_25V6
12
RC980_0402_5%
CXDP@
12
RC990_0402_5%
CXDP@
PCH_JTAG_TMS<6>
RUNPWROK
RUNPWROK
RUNPWROK
RUNPWROK
XDP_DBRESET#
RC80@8.2K_ 0402_5%
PM_LANPHY_ENABLE <12,28>
+3.3V_RUN
CXDP@
12
TDO_XDP
TDI_XDP_R
PCH_JTAG_TMS
TRST#_XDP
PCH_JTAG_TRST#<6>
PCH_JTAG_JTAGX<6>
UC7
CXDP@
14
VCC
2
1A
1
1OE
5
2A
4
2OE
9
3A
10
3OE
12
4A
13
4OE
74CBTLV3126BQ_DHVQFN14_2P5X3
reference Shark Bay ULT Validation Customer Debug Port
Implementation Requirement Rev 1.0
PCH_JTAG_TDO
PCH_JTAG_TCK
H_PROCHOT#<36,45,46>
2
CAD Note:
Avoid stub in the PWRGD path
AA
while placing resistors RC123
DDR3_DRAMRST#< 18,19>
DDR3 COMPENSATION SIGNALS
12
SM_RCOMP0
RC130200_0402_1%
12
SM_RCOMP1
RC131121_0402_1%
12
SM_RCOMP2
RC132100_0402_1%
CAD Note:
Trace width=12~15 mil, Spcing=20 mils
Max trace length= 500 mil
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
CPU (5/12)
CPU (5/12)
CPU (5/12)
LA-A911P
LA-A911P
LA-A911P
1055Wednesday, July 16, 2014
1055Wednesday, July 16, 2014
1055Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
PCIE for UMA
DD
PCIE_PRX_WIGIGTX_N5<30>
WIGIG --->
10/100/1G LAN --->
CC
WLAN (Mini Card 2)--->
MMI -->
+PCH_AUSB3PLL
BB
PCB
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
PCIE1
SD card
SD card
SD card
SD card
PCIE3PCIE2
NALOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
PCIE_PRX_WIGIGTX_P5<30>
PCIE_PTX_WIGIGRX_N5<30>
PCIE_PTX_WIGIGRX_P5<30>
PCIE_PRX_GLANTX_N3<28>
PCIE_PRX_GLANTX_P3<28>
PCIE_PTX_GLANRX_N3<28>
PCIE_PTX_GLANRX_P3<28>
PCIE_PRX_WLANTX_N 4<30>
PCIE_PRX_WLANTX_P4<30>
PCIE_PTX_WLANRX_N 4<30>
PCIE_PTX_WLANRX_P4<30>
PCIE_PRX_MMITX_N1<29>
PCIE_PRX_MMITX_P1<29>
PCIE_PTX_MMIRX_N1<29>
PCIE_PTX_MMIRX_P1<29>
USB3RN4<31>
USB3RP4<31>
USB3TN4<31>
USB3TP4<31>
12
RC1493.01K_0402_1%
PCIE4
WLAN
WLAN
WLAN
WLAN
WLAN
PCIE5
WIGIG
WIGIGSD card
GPU
WIGIG
GPU
PCIE_PRX_WIGIGTX_N5
PCIE_PRX_WIGIGTX_P5
PCIE_PTX_WIGIGRX_N5
PCIE_PTX_WIGIGRX_P5
PCIE_PRX_GLANTX_N3
PCIE_PRX_GLANTX_P3
PCIE_PTX_GLANRX_N3
PCIE_PTX_GLANRX_P3
PCIE_PRX_WLANTX_N 4
PCIE_PRX_WLANTX_P4
PCIE_PTX_WLANRX_N 4
PCIE_PTX_WLANRX_P4
PCIE_PRX_MMITX_N1
PCIE_PRX_MMITX_P1
PCIE_PTX_MMIRX_N1
PCIE_PTX_MMIRX_P1
PCH_PCIE_RCOMP
PCIE6
M2 3042
(HCA & SATA-Cache)
NA
WIGIG
M2 3042
(HCA & SATA-Cache)
WIGIG
UC1K
F10
PERN5_L0
E10
PERP5_L0
C23
PETN5_L0
C22
PETP5_L0
F8
PERN5_L1
E8
PERP5_L1
B23
PETN5_L1
A23
PETP5_L1
H10
PERN5_L2
G10
PERP5_L2
B21
PETN5_L2
C21
PETP5_L2
E6
PERN5_L3
F6
PERP5_L3
B22
PETN5_L3
A21
PETP5_L3
G11
PERN3
F11
PERP3
C29
PETN3
B30
PETP3
F13
PERN4
G13
PERP4
B29
PETN4
A29
PETP4
G17
PERN1/USB3RN3
F17
PERP1/USB3RP3
C30
PETN1/USB3TN3
C31
PETP1/USB3TP3
F15
PERN2/USB3RN4
G15
PERP2/USB3RP4
B31
PETN2/USB3TN4
A31
PETP2/USB3TP4
E15
RSVD
E13
RSVD
A27
PCIE_RCOMP
B27
PCIE_IREF
BDW-ULT-DDR3L_BGA1168
11 OF 19
@
BDW_ULT_DDR3L
PCIEUSB
USB2N0
USB2P0
USB2N1
USB2P1
USB2N2
USB2P2
USB2N3
USB2P3
USB2N4
USB2P4
USB2N5
USB2P5
USB2N6
USB2P6
USB2N7
USB2P7
USB3RN1
USB3RP1
USB3TN1
USB3TP1
USB3RN2
USB3RP2
USB3TN2
USB3TP2
USBRBIAS
USBRBIAS
RSVD
RSVD
OC0/GPIO40
OC1/GPIO41
OC2/GPIO42
OC3/GPIO43
AN8
AM8
AR7
AT7
AR8
AP8
AR10
AT10
AM15
AL15
AM13
AN13
AP11
AN11
AR13
AP13
G20
H20
C33
B34
E18
F18
B33
A33
AJ10
AJ11
AN10
AM10
AL3
AT1
AH2
AV3
USBP0ÂUSBP0+
USBP1ÂUSBP1+
USBP2ÂUSBP2+
USBP3ÂUSBP3+
USBP4ÂUSBP4+
USBP5ÂUSBP5+
USBP6ÂUSBP6+
USBP7ÂUSBP7+
USBRBIAS
USB_OC0#
USB_OC1#
USB_OC2#
USB_OC3#
USBP0- <31>
USBP0+ <31>
USBP1- <32>
USBP1+ <32>
USBP2- <30>
USBP2+ <30>
USBP3- <31>
USBP3+ <31>
USBP4- <23>
USBP4+ <23>
USBP5- <23>
USBP5+ <23>
USBP6- <27>
USBP6+ <27>
USBP7- <30>
USBP7+ <30>
USB3RN1 <31>
USB3RP1 <31>
USB3TN1 <31>
USB3TP1 <31>
USB3RN2 <32>
USB3RP2 <32>
USB3TN2 <32>
USB3TP2 <32>
USB_OC0# <31>
USB_OC1# <32>
USB_OC2# <31>
-----> Ext Port 1
-----> Ext Port 2 charge
-----> WLAN/BT
-----> Ext Port 3
-----> Touch
-----> Camera
-----> USH
-----> WWAN
-----> Ext USB3 Port 1
-----> Ext USB3 Port 2 charge
-----> USB Port0(JUSB1)
-----> USB Port1(JUSB3)
-----> USB Port3(JUSB2)
USB_OC0#
USB_OC1#
USB_OC2#
USB_OC3#
USBRBIAS
CAD NOTE:
Route single-end 50-ohms and max 500-mils length.
Avoid routing next to clock pins or under stitching capacitors.
Recommended minimum spacing to other signal traces is 15
mils.
PCB
H12 UMA WWAN
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
H15D_En
H15U_En
RPC19
45
3
6
2
7
1
8
10K_8P4R_5%
22.6_0402_1%
12
RC152
USB2 7
NA
WWAN
WWAN
NA
NA
WWAN
WWAN
NA
NA
+3.3V_ALW_PCH
H14U_En
H15 DSC
AA
H15 UMA
H15D_En
H15U_En
SD card
SD card
SD card
SD card
SD card
5
NA
NA
NA
NA
NA
LOM
LOM
LOM
LOM
LOM
WLAN
WLAN
WLAN
WLAN
WLAN
WIGIG
GPU
WIGIG
GPU
WIGIG
NA
WIGIG
M2 3042
(HCA & SATA-Cache)
WIGIG
NA
4
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
EAR-STALL/NOT STALL RESET SEQUENCE AFTER PCU PLL IS LOCKE
CFG0
1:(Default) Normal Operation; No stall
0:Lane Reversed
PCH/PCH LESS MODE SELECTION
CFG1
RC18749.9_0402_1 %
1:(Default) Normal Operation
0:Lane Reversed
CFG1
CFG0
1K_0402_1%
12
RC183@
1K_0402_1%
12
RC184@
BB
SAFE MODE BOOT
CFG10
AA
CFG10CFG4
1K_0402_1%
12
RC188@
NO SVID PROTOCOL CAPABLE VR CONNECTED
1: POWER FEATURES ACTIVATED DURING
RESET
0: POWER FEATURES (ESPECIALLY CLOCK
GATINE ARE NOT ACTIVATED
CFG9
CFG9
12
1K_0402_1%
RC189@
1: VRS support SVID protocol are present
0:No VR support SVID is present
The chip will not generate(OR Respond to)
SVID activity
ALLOW THE USE OF NOA ON LOCKED UNITS
CFG8
CFG8
1: Enable(Default): Noa will be disable in
locked units and enable in un-locked
units
0: Enable Noa will be available pegardless of
the locking of the unit
1K_0402_1%
12
RC190@
CFG4
1K_0402_5%
12
RC191
Display Port Presence Strap
1 : Disabled; No Physical Display Port
attached to Embedded Display Port
0 : Enabled; An external Display Port device is
connected to the Embedded Display Port
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
CPU (9/12)
CPU (9/12)
CPU (9/12)
LA-A911P
LA-A911P
LA-A911P
1455Wednesday, July 16, 2014
1455Wednesday, July 16, 2014
1455Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
ESD Request
+1.05V_RUN+VCCIO_OUT
RC199@
VCC
Y
12
12
+3.3V_ALW
5
CC35@0.1U_0402_25V6
4
H_VCCST_PWRGD
H_CPU_SVIDALRT#
RC20743_0402_5%
12
+1.05V_RUN
150_0402_5%
12
DD
CC
RC197
CPU_PWR_DEBUG#
10K_0402_5%
12
@
RC198
H_VR_EN
RESET_OUT#<9,36>
SVID ALERT
VIDALERT_N<45>
BB
SVID DATA
VIDSOUT<45>
VCC_SENSE
VCCSENSE<45>
AA
CAD Note: RC209 SHOULD BE PLACED CLOSE TO CPU
RESISTOR STUFFING OPTIONS ARE
PROVIDED FOR TESTING PURPOSES
12
H_VR_READY
RC2011.5K_0402_5%
+1.05V_VCCST
75_0402_1%
12
RC204
+1.05V_VCCST
110_0402_1%
12
RC208
+VCC_CORE
RC1960_0603_5%@
+1.05V_VCCST
10K_0402_5%
12
UC8
1
NC
2
A
3
GND
74AUP1G07GW_TSSOP5
CAD Note: Place the PU resistors close to CPU
RC204 close to CPU 300 Â1500mils
CAD Note: Place the PU resistors close to CPU
RC208close to CPU 300 - 1500mils
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
CPU (10/12)
CPU (10/12)
CPU (10/12)
LA-A911P
LA-A911P
LA-A911P
1555Wednesday, July 16, 2014
1555Wednesday, July 16, 2014
1555Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+1.05V_MODPHY+1.05V_MODPHY_PCH
DD
+1.05V_MODPHY
CC47 place near B18
VCCUSB3PLL
S0 Iccmax = 41mA
2.2UH_LQM2MPN2R2NG0L_30%
CC56 place near B11
VCCSATA3PLL
S0 Iccmax = 42mA
CC
CC68 place near AA21
VCCAPLL
S0 Iccmax = 57mA
BB
+3.3V_ALW
PJP35
@
12
PAD-OPEN1x1m
CC40 place near K9;
CC44 place near L10
CC43 place near M9
2013/06/10 refer 6L_WP chnage to float,6/14 change back
CC69 place near U8
CC72 place near AG16
CC59 and CC60 place near
J11; CC58 place near AE8
12
+3.3V_RUN
12
+1.05V_RUN
1U_0402_6.3V6K
CC72
12
CC48,CC49, CC50 place near AG10
0.1U_0402_10V7K
12
@
CC48
CC54 place near Y8
1U_0402_6.3V6K
1U_0402_6.3V6K
+1.05V_M
CC61
CC69
1U_0402_6.3V6K
12
CC58
22U_0603_6.3V6M
@
12
CC62
+3.3V_RUN
+RTC_CELL
0.1U_0402_10V7K
1U_0402_6.3V6K
12
12
CC49
CC50
+3.3V_M
0.1U_0402_10V7K
@
12
CC54
+PCH_VCCDSW
10U_0603_6.3V6M
12
CC60
RC2115.11_0402_1%
12
12
+1.05V_RUN
1U_0402_6.3V6K
CC59
CC65 place near AG19
0.1U_0402_10V7K
12
CC66
+PCH_RTC_VCCSUS3_3+3.3V_ALW_PCH
1U_0402_6.3V6K
12
CC73
CC73 place near AH11
VCCSUS3_3
S0 Iccmax = 63mA
Reminder below power rail need isolation for layout refer
attach file for more detail that from Intel review feedback.
12
RC212 @0_0402_5%
12
RC213@0_0402_5%
+PCH_VCCDSW_R
12
+3.3V_ALW
1U_0402_6.3V6K
CC65
AA
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
SizeDocument NumberRev
SizeDocument NumberRev
SizeDocument NumberRev
Date:Sheetof
Date:Sheetof
Date:Sheetof
Compal Electronics, Inc.
CPU (12/12)
CPU (12/12)
CPU (12/12)
LA-A911P
LA-A911P
LA-A911P
1755Wednesday, July 16, 2014
1755Wednesday, July 16, 2014
1755Wednesday, July 16, 2014
1
0.5
0.5
0.5
Loading...
+ 38 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.