Dell Latitude E5550,Latitude 5550l Schematics

A
COMPAL CONFIDENTIAL
B
C
D
E
1 1
PCB NO : BOM P/N :
DA8000Z7010
4319R831LXX
MODEL NAME :
ZAM80
GPIO MAP: 3.6C
CPU2@:SA00007OS0L(S IC A31 CL8065801674128 QG21 C0 1.2G) CPU3@:SA00007AM0L(S IC A31 CL8064701614813 QFSY C0 1.6G) CPU4@:SA00007UH0L(S IC A31 CL8065801703603 QGHB D0 1.6G) CPU5@:SA00007U90L(S IC A31 CL8065801703601 QGH9 D0 1.8G) CPU6@:SA00007UG0L(S IC A31 CL8065801703602 QGHA D0 1.6G)
UC1CPU12@
UC1CPU5@
CPU_ QGH9
UC1CPU13@
UC1CPU6@
CPU_QGHA
Huston 15" UMA
Broadwell U
2014-07-16
@ : Nopop Component
EMC@ : EMI, ESD and RF Component
UC1CPU2@
CPU_QG21
HSW CPU:
2 2
CPU7@:SA00007MU2L(S IC CL8064701477600 SR1EE D0 2G BGA1168) CPU9@:SA00007TA0L(S IC CL8064701552900 SR1EN D0 1.9G BGA) CPU10@:SA00007LO2L(S IC CL8064701477802 SR1EF D0 1.7G BGA) BDW CPU: CPU8@:SA00008390L(S IC A31 FH8065801618302 QH14 E0 2.2G) CPU11@:SA000083D0L(S IC A31 FH8065801620403 QH18 E0 2G) CPU12@:SA000083B0L(S IC A31 FH8065801620103 QH16 E0 2G) CPU13@:SA000083C0L(S IC A31 FH8065801620203 QH17 E0 2G)
UC1CPU7@
CPU_SR1EE
UC1CPU8@
UC1CPU3@
CPU_QFSY
UC1CPU9@
CPU_SR1EN
UC1CPU11@
UC1CPU4@
CPU_QGHB
UC1CPU10@
CPU_SR1EF
@EMC@ : EMI, ESD and RF Nopop Component
3 3
CPU_QH14
CPU_QH18
CPU_QH16
CPU_QH17
CXDP@ : XDP Component
VPRO@ : Support VPRO
Layout Dell logo
NVPRO@ : Support NON-VPRO
CONN@ : Connector Component
HSW@ : HSW CPU BDW@ : BDW CPU
COPYRIGHT 2014 ALL RIGHT RESERVED REV: A00 PWB: MOYKF
4 4
MB PCB
Part Number
DAZ13M00100
Description
PCB ZAM80 LA-A911P LS-A911P/A912P/A913P 02
A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
B
C
D
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Cover Sheet
Cover Sheet
Cover Sheet
LA-A911P
LA-A911P
LA-A911P
1 55Wednesday, July 16, 2014
1 55Wednesday, July 16, 2014
1 55Wednesday, July 16, 2014
E
0.5
0.5
0.5
A
Houston 15 UMA Block Diagram
B
C
D
E
Reverse Type
Memory BUS (DDR3L)
1333/1600MHz
DDR3L-DIMM X2
BANK 0, 1, 2, 3
USB2.0[4]
USB2.0[5]
USB3.0[2]
USB3.0[4]
PAGE 18 19
LCD Touch
Camera
USB3.0/2.0 PS
USB3.0/2.0
USB3.0/2.0
INT.Speaker
Combo Jack
Dig. MIC
SATA3 Conn
PAGE 23
PAGE 23
PAGE 32
PAGE 31
PAGE 31
PAGE 21
PAGE 21
PAGE 23
PAGE 20
Trough eDP Cable
Trough eDP Cable
LID SWITCH
USH CONN
PAGE 27
CPU XDP Port
Automatic Power Switch (APS)
Free Fall sensor
PAGE 20
DC/DC Interface
Power On/Off SW & LED
PAGE 39
PAGE 9
PAGE 9
PAGE 38
PAGE 39
1 1
eDP CONN
PAGE 23
HDMI CONN
PAGE 24
HDMI
Reduce Level Shifter
PAGE 24
PI3V713
DP 1.2
VGA SW
PAGE 26
Synaptics VMM3320
PAGE 22
DP
WIGIG_DP
Card reader
O2 Micro OZ777FJ2LN-B1
PCI Express BUS
PCIE6_L1
PCIE5_L0
PS8338B DP Sw
VGA CONN
PAGE 26
VGA
E-Dock
PAGE 34
DAI
2 2
LAN
SATA0 DOCK_USB2.0[0] DOCK_USB2.0[3] DOCK_USB3.0[1]
SD4.0
PAGE 29 PAGE 29
PCIE3 PCIE4
PCIE6_L0/ SATA3
eDP
DDI1
PAGE 25
DDI2
INTEL
BROADWELL U
PCIE1
LPC
PAGE 6~17
SPI
W25Q64CVSSIQ
64M 4K sector
USB
HD Audio I/F
SATA1
USB2.0[1]
USB2.0[3]
USB2.0[0]
USB3.0[1]
TPS2544
USB POWER SHARE
PAGE 32
USB2.0 SW
NX3DV221GM
PAGE 31
USB2.0&3.0 SW
PI3USB3102ZLEX
PAGE 31
HDA Codec
ALC3235
Single DMIC
USB2.0[1]_PS
SW_USB2.0[3]
DOCK_USB2.0[3]
SW_USB2.0[0]
SW_USB3.0[1] DOCK_USB2.0[0] DOCK_USB3.0[1]
PAGE 21
PAGE 21
W25Q32BVSSIQ
Intel Clarkville I218LM
RJ45
PAGE 28
PAGE 28
PAGE 28
3 3
Transformer
WWAN/LTE/HCA
PAGE 30
USB2.0[7]
Smart Card
4 4
RFID/NFC
BCM20793
WLAN/BT/
WIGIG
WIGIG_DP
TDA8034HN
SPI
PAGE 30
USB2.0[2]
USH
TPM1.2
BCM5882
SMSC SIO
ECE5048
PAGE 35
BC BUS
SMSC KBC
MEC5085
PAGE 36
shorten solution
32M 4K sector
Discrete TPM AT97SC3205
KB/TP CONN
PAGE 37
FAN CONN
PAGE 36
PAGE 7
PAGE 27
SATA REPEATER PI3EQX6741STZDEX
PAGE 20
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Fingerprint CONN
A
FP_USB
B
USH board
PAGE 29
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
C
D
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Block diagram
Block diagram
Block diagram
LA-A911P
LA-A911P
LA-A911P
2 55Wednesday, July 16, 2014
2 55Wednesday, July 16, 2014
2 55Wednesday, July 16, 2014
E
0.5
0.5
0.5
5
4
3
2
1
POWER STATES
State
D D
S0 (Full ON) / M0
S3 (Suspend to RAM) / M3 LOW HIGH HIGH ON ON ON OFF
S4 (Suspend to DISK) / M3 ON ON OFF
S5 (SOFT OFF) / M3 ON ON OFFLOW HIGHLOW
S3 (Suspend to RAM) / M-OFF
S4 (Suspend to DISK) / M-OFF HIGH
S5 (SOFT OFF) / M-OFF
Signal
SLP S3#
HIGH
LOW HIGH HIGH
LOW HIGH HIGH LOW ON ONOFF OFF OFF
LOW LOW LOW ON OFF OFF OFF OFF
LOW LOW LOW LOW ON OFF OFF OFF OFF
SLP
SLP
S5#
S4#
HIGH HIGH
LOW
LOW
SLP A#
HIGH
HIGH
ALWAYS PLANE
ON
M PLANE
ON
SUS
RUN
PLANE
PLANE
ON ON ON
OFF
OFF
CLOCKS
OFF
OFF
OFF
PCIE
PCIE 1
PCIE 2
PCIE 3
PCIE 4
PCIE 5
USB3.0
USB3.0 1
USB3.0 2
USB3.0 3
USB3.0 4
L3
SATA
SATA 0
DESTINATION
JUSB1-->Rear left
JUSB3-->Right
MMI (CARD READER)
JUSB2-->Rear Right
LOM
WLAN
WIGIG
JDOCK1 (DOCK)
C C
PM TABLE
power plane
+3.3V_ALW
+3.3V_ALW_PCH
+3.3V_RTC_LDO
+3.3V_SUS+5V_ALW +5V_RUN
+1.35V_MEM
+0.675V_DDR_VTT
+1.05V_RUN
+VCC_CORE
+3.3V_M +3.3V_M
+1.05V_M+3.3V_RUN
+1.05V_M
(M-OFF)
PCIE 6
L2
L1
L0
SATA 2
SATA 3
USB PORT#
State
0
1
S0
B B
S3
S5 S4/AC
S5 S4/AC doesn't exist
ON
ON
ON ON
ON
OFF
OFFOFF
OFFON
OFF
OFF
ON
ON
ON
ON
OFF
OFF
OFFOFF
BDW ULT
2
3
4
5
6
7
0
JUSB1
JUSB3
BT
JUSB2
Touch Screen
CAMERA
USH
WWAN
BIO
JSATA1 (HDD)SATA 1
NA
HCA
DESTINATION
USH
A A
1
NA
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Port assignment
Port assignment
Port assignment
LA-A911P
LA-A911P
LA-A911P
3 55Wednesday, July 16, 2014
3 55Wednesday, July 16, 2014
3 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
RUN_ON
2
1
TPS22967
(UZ7)
D D
ADAPTER
EN_INVPWR
AO6405
(QV1)
+BL_PWR_SRC
A_ON
SY8208DQNC
(PU300)
+1.05V_RUN
+1.05V_M
+1.05V_MODPHY
BATTERY +PWR_SRC
ALWON
C C
TPS51285
(PU100)
+5V_ALW
CHARGER
+3.3V_ALW
A_ON
PCH_ALW_ON
TPS51622
(PU500)
B B
H_VR_EN
SUS_ON
RT8207 (PU200)
APE8990GN3B
(UZ8) (UZ9)
AUX_EN_WOWL
APE8990GN3B
(UZ3)
SUS_ON
SIO_SLP_LAN#
3.3V_WWAN_EN
APE8990GN3B
(UZ2)
EN_LCDPWR
AP2821KTR
(UV24)
RUN_ON
RUN_ON
APE8990GN3B
USB_PWR_SHR_EN#
TPS2544
(UI3)
USB_PWR_EN1#
SY6288D10CAC
(UI1)
USB_PWR_EN2#
SY6288D10CAC
(UI2)
+VCC_CORE
A A
+1.35V_MEM
+0.675V_DDR_VTT
0.675V_DDR_VTT_ON
+3.3V_M
+3.3V_ALW_PCH
+3.3V_WLAN
+3.3V_SUS
+3.3V_LAN
+LCDVDD
+3.3V_WWAN (QV8)
+3.3V_CAM
+3.3V_RUN
3.3V_CAM_EN#
LP2301ALT1G
(QZ1)
+5V_RUN
3.3V_TS_EN
+5V_USB_CHG_PWR
LP2301ALT1G
+USB_LEFT_PWR
+5V_TS
+USB_RIGHT_PWR
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Power rails
Power rails
Power rails
LA-A911P
LA-A911P
LA-A911P
4 55Wednesday, July 16, 2014
4 55Wednesday, July 16, 2014
4 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
SMBUS Address [0x9a]
B4
A3
MEM_SMBCLK
MEM_SMBDATA
SML0CLK
SML0DATA
2.2K
2.2K
DOCK_SMB_CLK
DOCK_SMB_DAT
+3.3V_ALW_PCH
AP2
AH1
D D
BDW
AN1
AK1
AU3AH3
SML1_SMBDATA
SML1_SMBCLK
B6A5
3A
3A
1A
1A
C C
1B
1B
499
499
2.2K
2.2K
4
+3.3V_ALW_PCH
2.2K
2.2K
+3.3V_ALW_PCH
+3.3V_ALW
2N7002
2N7002
28
31
127
129
LOM
DOCKING
3
2
202
200
202
200
53
51
DIMMA
DIMMB
XDP
1
10K
10K
4
6
+3.3V_RUN
G Sensor
2.2K
KBC
A56
1C1CB59
PBAT_SMBCLK
2.2K
PBAT_SMBDAT
+3.3V_ALW
100 ohm
100 ohm
7
6
BATTERY CONN
2.2K
A50
B53
A49
B52
USH_SMBCLK
USH_SMBDAT
B B
MEC 5085
1E
1E
2B
2B
10K
2.2K
B50
A47
B7
A7
CHARGER_SMBCLK
CHARGER_SMBDAT
1G
1G
A A
2D
2D
10K
2.2K
2.2K
B48
B49
GPU_SMBDAT
GPU_SMBCLK
4
2A
2A
5
+3.3V_SUS
+3.3V_ALW
+3.3V_RUN
M9
L9
USH
9
8
Charger
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
SMbus Block diagram
SMbus Block diagram
SMbus Block diagram
LA-A911P
LA-A911P
LA-A911P
5 55Wednesday, July 16, 2014
5 55Wednesday, July 16, 2014
5 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
SATA0
SATA1
PCB
UMA SATA port
E-Dock
Service Mode Switch: Add a switch to ME_FWP signal to unlock the ME region and allow the entire region of the SPI flash to be updated using FPT.
D D
+RTC_CELL
330K_0402_5%
12
RC1
+3.3V_ALW_PCH
12
RC2 1K_0402_5%
PT,ST pop RC2 and SW1; MP pop RC301
BDW@
ME_FWP_EC<36>
ME_FWP PCH has internal 20K PD.
12
RC301HSW@ 0_0402_5%
ME_FWP
ME_FWPME_FWP_EC
SW1
BDW@
1
A
2
B
3
C
4
G1
5
G2
SS3-CMFTQR9_3P
FLASH DESCRIPTOR SECURITY OVERRIDE
ME_FWP=LOW → ENABLE ME (DEFAULT) --> Pin1 & Pin3 short
PCH_INTVRMEN
INTVRMEN - INTEGRATED SUS 1.05V VRM ENABLE
C C
High - Enable Internal VRs Low - Enable External VRs
1 2
RC9 1M_0402_5%
+RTC_CELL
1 2 1 2
RC10 20K_0402_5% RC8 20K_0402_5%
1 2
CC3
1U_0402_6.3V6K
CMOS place near DIMM
ME_CLR1
B B
Shunt Clear ME RTC Registers
Open
+1.05V_M
TPM setting
Keep ME RTC Registers
12
RC14 51_0402_5%
RC15 51_0402_5%
RC16 51_0402_5%
RC18@ 1K_0402_1%
@
RC21
12
12
12
12
PCH_JTAG_TCK
51_0402_5%
PCH_JTAG_TDI
PCH_JTAG_TDO
PCH_JTAG_TMS
PCH_JTAG_JTAGX
CMOS_CLR1
=HIGH → DISABLE ME (ME can update) --> Pin2 & Pin3 short
1 2
8P_0402_50V8D
ESR MAX=50k ohm
1 2
8P_0402_50V8D
1
1
CMOS1@SHORT PADS~D
1 2
CC4
1U_0402_6.3V6K
CC1
CC2
2
12
2
1 2
RC4@ 0_0402_5 %
YC1
32.768KHZ_12.5PF_9H03220008
PCH_RTCRST#<9>
PCH_AZ_CODEC_SDIN0<21>
ME_FWP
CMOS setting
Shunt Clear CMOS
+1.05V_M
Keep CMOS
@
RC300
1 2
10K_0402_5%
@
CC100 1U_0402_6.3V6K
1 2
PCH_JTAG_TRST#<9>
PCH_JTAG_TCK<9> PCH_JTAG_TDI<9> PCH_JTAG_TDO<9> PCH_JTAG_TMS<9>
PCH_JTAG_JTAGX<9>
Open
PCH_RTCX1PCH_RTCX1_R
10M_0402_5%
12
RC7
PCH_RTCX2
INTRUDER# PCH_INTVRMEN SRTCRST# PCH_RTCRST#
PCH_AZ_BITCLK PCH_AZ_SYNC PCH_AZ_RST# PCH_AZ_CODEC_SDIN0
1 2
PM_TEST_RST
PCH_AZ_SDOUT
PCH_JTAG_TRST# PCH_JTAG_TCK PCH_JTAG_TDI PCH_JTAG_TDO PCH_JTAG_TMS
RC11 1K_0402_5%
UC1E
AW5
RTCX1
AY5
RTCX2
AU6
INTRUDER
AV7
INTVRMEN
AV6
SRTCRST
AU7
RTCRST
AW8
HDA_BCLK/I2S0_SCLK
AV11
HDA_SYNC/I2S0_SFRM
AU8
HDA_RST/I2S_MCLK
AY10
HDA_SDI0/I2S0_RXD
AU12
HDA_SDI1/I2S1_RXD
AU11
HDA_SDO/I2S0_TXD
AW10
HDA_DOCK_EN/I2S1_TXD
AV10
HDA_DOCK_RST/I2S1_SFRM
AY8
I2S1_SCLK
AU62
PCH_TRST
AE62
PCH_TCK
AD61
PCH_TDI
AE61
PCH_TDO
AD62
PCH_TMS
AL11
RSVD
AC4
RSVD
AE63
JTAGX
AV2
RSVD
BDW-ULT-DDR3L_BGA1168
5 OF 19
@
NA
E-Dock
E-Dock
NA
NA
E-Dock
E-Dock
NA
NA
RTC
AUDIO SATA
JTAG
HDD
HDD
HDD
HDD
HDD
HDD
HDD
HDD
HDD
HDD
BDW_ULT_DDR3L
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
H15D_En
H15U_En
HDA for Codec
PCH_AZ_CODEC_SDOUT<21>
A A
PCH_AZ_CODEC_SYNC<21>
PCH_AZ_CODEC_RST#<21>
PCH_AZ_CODEC_BITCLK<21>
1 2
RC19 33_0402_5%
1 2
RC20 33_0402_5%
1 2
RC22 33_0402_5%
1 2
EMC@
RC23 33_0402_5%
27P_0402_50V8J
@EMC@
12
CC5
Reserve for EMI
5
PCH_AZ_SDOUT
PCH_AZ_SYNC
PCH_AZ_RST#
PCH_AZ_BITCLK
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
4
3
SATA2/PCIE6 L1
M2 3042 2nd PCIe Lane for PCIe Cache
M2 3042 SATA-Cache(no HCA)
M2 3042 2nd PCIe Lane for PCIe Cache
M2 3042 SATA-Cache(no HCA)
M2 3042 2nd PCIe Lane for PCIe Cache
SATA_RN0/PERN6_L3 SATA_RP0/PERP6_L3
SATA_TN0/PETN6_L3 SATA_TP0/PETP6_L3
SATA_RN1/PERN6_L2 SATA_RP1/PERP6_L2
SATA_TN1/PETN6_L2 SATA_TP1/PETP6_L2
SATA_RN2/PERN6_L1 SATA_RP2/PERP6_L1
SATA_TN2/PETN6_L1 SATA_TP2/PETP6_L1
SATA_RN3/PERN6_L0 SATA_RP3/PERP6_L0
SATA_TN3/PETN6_L0 SATA_TP3/PETP6_L0
SATA0GP/GPIO34 SATA1GP/GPIO35 SATA2GP/GPIO36 SATA3GP/GPIO37
SATA_IREF
RSVD RSVD
SATA_RCOMP
SATALED
2
SATA3/PCIE6 L0
M2 3042 (HCA & SATA-Cache)
NA NA
M2 3030 WIGIG
M2 3042 (HCA & SATA-Cache)
NA
NA
M2 3030 WIGIG
NA
M2 3030 WIGIG
M2 3042 (HCA & SATA-Cache)
NA
NA
J5 H5 B15 A15
J8 H8 A17 B17
J6 H6 B14 C15
F5 E5 C17 D17
V1
MPCIE_RST#
U1
HDD_DET#
V6
SATA2_PCIE6_L1
AC1
mCARD_PCIE#_SATA
A12 L11 K10 C12
SATA_COMP
U3
SATA_ACT#
M2 3030 WIGIG
Express card
SATA_PRX_DKTX_N0_C <34> SATA_PRX_DKTX_P0_C <34> SATA_PTX_DKRX_N0_C <34> SATA_PTX_DKRX_P0_C <34>
SATA_PRX_DTX_N1 <20> SATA_PRX_DTX_P1 <20> SATA_PTX_DRX_N1 <20> SATA_PTX_DRX_P1 <20>
PCIE_PRX_SATATX_N6_L1 <30> PCIE_PRX_SATATX_P6_L1 <30> PCIE_PTX_SATARX_N6_L1 <30> PCIE_PTX_SATARX_P6_L1 <30>
PCIE_PRX_SATATX_N6_L0 <30> PCIE_PRX_SATATX_P6_L0 <30> PCIE_PTX_SATARX_N6_L0 <30> PCIE_PTX_SATARX_P6_L0 <30>
HDD_DET# <20> SATA2_PCIE6_L1 <35> mCARD_PCIE#_SATA <36>
SATA_ACT# <39>
SATA Impedance Compensation
CAD note: Place the resistor within 500 mils of the PCH. Avoid routing next to clock pins.
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
contact to WWAN
SATA2/PCIE6_L1 contact to WWAN SATA3/PCIE6 L0 contact to WLAN
contact to WWAN
contact to WLAN
SATA2/PCIE6_L1 contact to WWAN SATA3/PCIE6 L0 contact to WLAN
contact to WWAN
contact to WLAN
contact to Express card
for DOCK
SATA HDD
for PCIe Cache (WWAN)
for SATA-CACHE (WWAN)
+PCH_ASATA3PLL
MPCIE_RST# HDD_DET#
SATA2_PCIE6_L1
mCARD_PCIE#_SATA
SATA_COMP
1 2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
CPU (1/12)
CPU (1/12)
CPU (1/12)
LA-A911P
LA-A911P
LA-A911P
RPC18
6 7 8
10K_8P4R_5%
+PCH_ASATA3PLL
RC173.01K_0402_1 %
1
6 55Wednesday, July 16, 2014
6 55Wednesday, July 16, 2014
6 55Wednesday, July 16, 2014
45 3 2 1
+3.3V_RUN
0.5
0.5
0.5
5
@
BDW_ULT_DDR3L
LPC
SPI_PCH_DO2
SPI_PCH_DO3
UC1G
AU14
LAD0
AW12
LAD1
AY12
LAD2
AW11
LAD3
AV12
LFRAME
AA3
SPI_CLK
Y7
SPI_CS0
Y4
SPI_CS1
AC2
SPI_CS2
AA2
SPI_MOSI
AA4
SPI_MISO
Y6
SPI_IO2
AF1
SPI_IO3
BDW-ULT-DDR3L_BGA1168
7 OF 19
+3.3V_SPI
1 2
RC29 1K_0402_5%
1 2
RC31 1K_0402_5%
SPI_CLK64
@EMC@
CC10
@EMC@
LPC_LAD0 LPC_LAD1 LPC_LAD2 LPC_LAD3 LPC_LFRAME#
PCH_SPI_CLK PCH_SPI_CS0# PCH_SPI_CS1# PCH_SPI_CS2# PCH_SPI_DO PCH_SPI_DIN PCH_SPI_DO2 PCH_SPI_DO3
LPC_LAD0<35,36> LPC_LAD1<35,36> LPC_LAD2<35,36> LPC_LAD3<35,36>
LPC_LFRAME#<35,36>
D D
SPI_CLK32
33_0402_5%
RC61
@EMC@
1 2
33P_0402_50V8J
CC9
@EMC@
C C
1 2
PCH_SPI_CLK<27>
PCH_SPI_CS2#<27> PCH_SPI_DO<27>
PCH_SPI_DIN<27>
33_0402_5%
RC62
1 2
33P_0402_50V8J
1 2
MMI --->
+3.3V_RUN
RPC6
4 5
MMICLK_REQ#
3
6
LANCLK_REQ#
2
7
WLANCLK_REQ#
1
8
WIGIGCLK_REQ#
PCB
10K_8P4R_5%
PCIE1
SD card
SD card
SD card
SD card
SD card
SD card
SD card
SD card
SD card
5
PCIE3PCIE2
NA LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
B B
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
A A
H15 DSC
H15 UMA
H15D_En
H15U_En
10/100/1G LAN --->
WLAN (NGFF1)--->
WGIG--->
SATA (WWAN)--->
PCIE4
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
PCIE5
WIGIG
WIGIGSD card
GPU
WIGIG
GPU
WIGIG
GPU
WIGIG
GPU
WIGIG
4
SMBALERT/GPIO11
SMBCLK
SMBUS
SML1ALERT/PCHHOT/GPIO73
C-LINKSPI
SMBDATA
SML0ALERT/GPIO60
SML0CLK
SML0DATA
SML1CLK/GPIO75
SML1DATA/GPIO74
CL_CLK
CL_DATA
CL_RST
SPI_PCH_DIN
SPI_PCH_DO SPI_PCH_CLK SPI_PCH_DO3
VPRO@
SPI_PCH_DO3 SPI_PCH_CLK
SPI_PCH_DO
SPI_PCH_DIN
PCIECLK for UMA
CLK_PCIE_MMI#<29> CLK_PCIE_MMI<29>
MMICLK_REQ#<29>
+3.3V_RUN
CLK_PCIE_LAN#<28> CLK_PCIE_LAN<28>
LANCLK_REQ#<28>
CLK_PCIE_WLAN#<30>
CLK_PCIE_WLAN<30>
WLANCLK_REQ#<30>
CLK_PCIE_WIGIG#<30>
CLK_PCIE_WIGIG<30>
WIGIGCLK_REQ#<30>
CLK_PCIE_SATA#<30>
CLK_PCIE_SATA<30>
SATACLK_REQ#<30>
+3.3V_RUN
PCIE6
M2 3042 (HCA & SATA-Cache)
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
NA
4
RC66 10K_0402_5%
RC68 10K_0402_5%
AN2 AP2
MEM_SMBCLK
AH1
MEM_SMBDATA
AL2 AN1
SML0_SMBCLK
AK1
SML0_SMBDATA
AU4 AU3
SML1_SMBCLK
AH3
SML1_SMBDATA
AF2
PCH_CL_CLK1
AD2
PCH_CL_DATA1
AF4
PCH_CL_RST1#
SOFTWARE TAA
RPC11
18 27 36 45
SPI_PCH_DO3_64
33_0804_8P4R_5%
RPC12
18
SPI_PCH_DO3_32
27 36 45
33_0804_8P4R_5%
MMICLK_REQ#
1 2
LANCLK_REQ#
WLANCLK_REQ#
WIGIGCLK_REQ#
1 2
PCI_CLK_LPC_0
PCI_CLK_LPC_1
CLK_PCI_SIO
CLK_PCI_MEC
CLK_PCI_LPDEBUG
CLK_PCI_DOCK
PCH_SMB_ALERT# <12>
SML0_SMBCLK <28>
PCH_GPIO73 <12> SML1_SMBCLK <36>
SPI_DIN64
SPI_DO64
SPI_CLK64
SPI_CLK32
SPI_DO32
SPI_DIN32
PCH_GPIO19
RC72EMC@ 22_0402_5%
1 2
1 2
RC74EMC@ 22_0402_5%
RC67EMC@ 22_0402_5%
1 2
1 2
RC70EMC@ 22_0402_5%
Reserve for RF
3
SML0_SMBDATA <28>
SML1_SMBDATA <36>
PCH_CL_CLK1 <30>
PCH_CL_DATA1 <30>
PCH_CL_RST1# <30>
UC1F
@
C43
CLKOUT_PCIE_N0
C42
CLKOUT_PCIE_P0
U2
PCIECLKRQ0/GPIO18
B41
CLKOUT_PCIE_N1
A41
CLKOUT_PCIE_P1
Y5
PCIECLKRQ1/GPIO19
C41
CLKOUT_PCIE_N2
B42
CLKOUT_PCIE_P2
AD1
PCIECLKRQ2/GPIO20
B38
CLKOUT_PCIE_N3
C37
CLKOUT_PCIE_P3
N1
PCIECLKRQ3/GPIO21
A39
CLKOUT_PCIE_N4
B39
CLKOUT_PCIE_P4
U5
PCIECLKRQ4/GPIO22
B37
CLKOUT_PCIE_N5
A37
CLKOUT_PCIE_P5
T2
PCIECLKRQ5/GPIO23
BDW-ULT-DDR3L_BGA1168
6 OF 19
12
@EMC@12P_0402_50V8J
CC12
12
@EMC@12P_0402_50V8J
CC13
12
@EMC@12P_0402_50V8J
CC14
12
@EMC@12P_0402_50V8J
CC15
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
MEM_SMBCLK
MEM_SMBDATA
SPI_PCH_CS0#
SPI_PCH_DO2
SPI_PCH_CS1#
SPI_PCH_DO2
BDW_ULT_DDR3L
CLOCK
SIGNALS
CLK_PCI_SIO <35>
CLK_PCI_MEC <36>
CLK_PCI_LPDEBUG <36>
CLK_PCI_DOCK <34>
+3.3V_SPI
+3.3V_RUN
6
5
DMN66D0LDW-7_SOT363-6
3 4
QC1B
DMN66D0LDW-7_SOT363-6
@
1 2
RC35
RC38 33_0402_5%
@
RC50 0_0402_5%
RC55 33_0402_5%
VPRO@
DIFFCLK_BIASREF
CLKOUT_ITPXDP_P
RC224 0_0402_5%
RC225 0_0402_5%
RC226 0_0402_5%
RC227 0_0402_5%
RC228 0_0402_5%
RC229 0_0402_5%
RC230 0_0402_5%
RC231 0_0402_5%
1 2
1 2
1 2
XTAL24_IN
XTAL24_OUT
RSVD RSVD
TESTLOW_C35 TESTLOW_C34
TESTLOW_AK8
TESTLOW_AL8
CLKOUT_LPC_0 CLKOUT_LPC_1
CLKOUT_ITPXDP
+3.3V_M
0_0402_5%
12
12
12
12
12
12
12
12
A25 B25
K21 M21 C26
C35 C34 AK8 AL8
AN15 AP15
B35 A35
2
QC1A
2
1
DDR_XDP_WAN_SMBCLK <9,18,19,20>
DDR_XDP_WAN_SMBDAT <9,18,19,20>
SPI_PCH_CS0#_R SPI_DIN64 SPI_PCH_DO2_64
SPI_PCH_CS1#_R SPI_DIN32 SPI_PCH_DO2_32
2
1 2
E-T_6705K-Y20N-00L
22 21 20 19 18 17 16 15 14 13 12 11 10
9 8 7 6 5 4 3 2 1
JSPI1
CONN@
XTAL24_IN XTAL24_OUT
CLK_BIASREF
MCP_TESTLOW1 MCP_TESTLOW2 MCP_TESTLOW3 MCP_TESTLOW4
PCI_CLK_LPC_0 PCI_CLK_LPC_1
SPI_PCH_CS1# PCH_SPI_CS1#
SPI_PCH_DO PCH_SPI_DO SPI_PCH_DIN
PCH_SPI_DIN SPI_PCH_CLK
PCH_SPI_CLK SPI_PCH_CS0# PCH_SPI_CS0# SPI_PCH_DO2 PCH_SPI_DO2 SPI_PCH_DO3 PCH_SPI_DO3
64Mb Flash ROM
UC2
1
/CS
2
DO(IO1)
3
/WP(IO2)
4
GND
W25Q64FVSSIQ_SO8
32Mb Flash ROM
UC3
1
/CS
2
DO/IO1
3
/WP/IO2
4
GND
W25Q32FVSSIQ_SO8
1M_0402_5%
RC63
1 2
RC65@ 0_0402_5%
VPRO@
VCC
/HOLD(IO3)
CLK
DI(IO0)
VCC
/HOLD/IO3
CLK
DI/IO0
XTAL24_OUT_R
support SPI TPM
GND2 GND1 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
Update E-T_6705K-Y20N-00L done
2 1
DELL CONFIDENTIAL/PROPRIETARY
1
+3.3V_ALW_PCH
RPC14
1
MEM_SMBCLK MEM_SMBDATA SML1_SMBCLK SML1_SMBDATA
SML0_SMBCLK
SML0_SMBDATA
+3.3V_SPI
0.1U_0402_25V6
8 7
SPI_PCH_DO3_64
6
SPI_CLK64
5
SPI_DO64
+3.3V_SPI
0.1U_0402_25V6
8 7
SPI_PCH_DO3_32
6
SPI_CLK32
5
SPI_DO32
3
4
24MHZ_12PF_X3G024000DC1H
1
2
CLK_BIASREF
MCP_TESTLOW1 MCP_TESTLOW2 MCP_TESTLOW3 MCP_TESTLOW4
CC6
1 2
CC7
VPRO@
1 2
CC8
12
15P_0402_50V8J
YC2
CC11
12
15P_0402_50V8J
1 2
1 2
RC240 10K_0402_5% RC241 10K_0402_5%
1 2 1 2
RC242 10K_0402_5% RC243 10K_0402_5%
1 2
2 3 4 5
2.2K_0804_8P4R_5%
+PCH_VCCACLKPLL
RC693.01K_0402_1%
8 7 6
12
RC33499_0402_1%
12
RC34499_0402_1%
LPC_0 LPC_1
SIO
DOCK
MEC
DEBUG
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (2/12)
CPU (2/12)
CPU (2/12)
LA-A911P
LA-A911P
LA-A911P
1
7 55Wednesday, July 16, 2014
7 55Wednesday, July 16, 2014
7 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
D D
DDR_A_D[0..63]<1 8>
C C
B B
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
AH63 AH62 AK63 AK62 AH61 AH60 AK61
AK60 AM63 AM62
AP63
AP62 AM61 AM60
AP61
AP60
AP58
AR58 AM57
AK57
AL58
AK58
AR57
AN57
AP55
AR55 AM54
AK54
AL55
AK55
AR54
AN54
AY58
AW58
AY56
AW56
AV58
AU58
AV56
AU56
AY54
AW54
AY52
AW52
AV54
AU54
AV52
AU52
AK40
AK42 AM43 AM45
AK45
AK43 AM40 AM42 AM46
AK46 AM49
AK49 AM48
AK48 AM51
AK51
UC1C
SA_DQ0 SA_DQ1 SA_DQ2 SA_DQ3 SA_DQ4 SA_DQ5 SA_DQ6 SA_DQ7 SA_DQ8 SA_DQ9 SA_DQ10 SA_DQ11 SA_DQ12 SA_DQ13 SA_DQ14 SA_DQ15 SA_DQ16 SA_DQ17 SA_DQ18 SA_DQ19 SA_DQ20 SA_DQ21 SA_DQ22 SA_DQ23 SA_DQ24 SA_DQ25 SA_DQ26 SA_DQ27 SA_DQ28 SA_DQ29 SA_DQ30 SA_DQ31 SA_DQ32 SA_DQ33 SA_DQ34 SA_DQ35 SA_DQ36 SA_DQ37 SA_DQ38 SA_DQ39 SA_DQ40 SA_DQ41 SA_DQ42 SA_DQ43 SA_DQ44 SA_DQ45 SA_DQ46 SA_DQ47 SA_DQ48 SA_DQ49 SA_DQ50 SA_DQ51 SA_DQ52 SA_DQ53 SA_DQ54 SA_DQ55 SA_DQ56 SA_DQ57 SA_DQ58 SA_DQ59 SA_DQ60 SA_DQ61 SA_DQ62 SA_DQ63
@
BDW_ULT_DDR3L
DDR CHANNEL A
SA_CLK#0
SA_CLK0
SA_CLK#1
SA_CLK1
SA_CKE0 SA_CKE1 SA_CKE2 SA_CKE3
SA_CS#0 SA_CS#1
SA_ODT0
SA_RAS
SA_WE
SA_CAS
SA_BA0 SA_BA1 SA_BA2
SA_MA0 SA_MA1 SA_MA2 SA_MA3 SA_MA4 SA_MA5 SA_MA6 SA_MA7 SA_MA8
SA_MA9 SA_MA10 SA_MA11 SA_MA12 SA_MA13 SA_MA14 SA_MA15
SA_DQSN0 SA_DQSN1 SA_DQSN2 SA_DQSN3 SA_DQSN4 SA_DQSN5 SA_DQSN6 SA_DQSN7
SA_DQSP0 SA_DQSP1 SA_DQSP2 SA_DQSP3 SA_DQSP4 SA_DQSP5 SA_DQSP6 SA_DQSP7
SM_VREF_CA SM_VREF_DQ0 SM_VREF_DQ1
UC1D
SB_DQ0 SB_DQ1 SB_DQ2 SB_DQ3 SB_DQ4 SB_DQ5 SB_DQ6 SB_DQ7 SB_DQ8 SB_DQ9 SB_DQ10 SB_DQ11 SB_DQ12 SB_DQ13 SB_DQ14 SB_DQ15 SB_DQ16 SB_DQ17 SB_DQ18 SB_DQ19 SB_DQ20 SB_DQ21 SB_DQ22 SB_DQ23 SB_DQ24 SB_DQ25 SB_DQ26 SB_DQ27 SB_DQ28 SB_DQ29 SB_DQ30 SB_DQ31 SB_DQ32 SB_DQ33 SB_DQ34 SB_DQ35 SB_DQ36 SB_DQ37 SB_DQ38 SB_DQ39 SB_DQ40 SB_DQ41 SB_DQ42 SB_DQ43 SB_DQ44 SB_DQ45 SB_DQ46 SB_DQ47 SB_DQ48 SB_DQ49 SB_DQ50 SB_DQ51 SB_DQ52 SB_DQ53 SB_DQ54 SB_DQ55 SB_DQ56 SB_DQ57 SB_DQ58 SB_DQ59 SB_DQ60 SB_DQ61 SB_DQ62 SB_DQ63
@
DDR_B_D[0..63]<1 9>
AU37
M_CLK_DDR#0
AV37
M_CLK_DDR0
AW36
M_CLK_DDR#1
AY36
M_CLK_DDR1
AU43
DDR_CKE0_DIMMA
AW43
DDR_CKE1_DIMMA DDR_CKE2_DIMMB
AY42 AY43
AP33
DDR_CS0_DIMMA#
AR32
DDR_CS1_DIMMA# DDR_CS2_DIMMB#
AP32
AY34
DDR_A_RAS#
AW34
DDR_A_WE#
AU34
DDR_A_CAS#
AU35
DDR_A_BS0
AV35
DDR_A_BS1
AY41
DDR_A_BS2
AU36
DDR_A_MA0
AY37
DDR_A_MA1
AR38
DDR_A_MA2
AP36
DDR_A_MA3
AU39
DDR_A_MA4
AR36
DDR_A_MA5
AV40
DDR_A_MA6
AW39
DDR_A_MA7
AY39
DDR_A_MA8
AU40
DDR_A_MA9
AP35
DDR_A_MA10
AW41
DDR_A_MA11
AU41
DDR_A_MA12
AR35
DDR_A_MA13
AV42
DDR_A_MA14
AU42
DDR_A_MA15
AJ61
DDR_A_DQS#0
AN62
DDR_A_DQS#1
AM58
DDR_A_DQS#2
AM55
DDR_A_DQS#3
AV57
DDR_A_DQS#4
AV53
DDR_A_DQS#5
AL43
DDR_A_DQS#6
AL48
DDR_A_DQS#7
AJ62
DDR_A_DQS0
AN61
DDR_A_DQS1
AN58
DDR_A_DQS2
AN55
DDR_A_DQS3
AW57
DDR_A_DQS4
AW53
DDR_A_DQS5
AL42
DDR_A_DQS6
AL49
DDR_A_DQS7
AP49 AR51 AP51
M_CLK_DDR#0 <1 8> M_CLK_DDR0 <18 > M_CLK_DDR#1 <1 8> M_CLK_DDR1 <18 >
DDR_CKE0_DIMMA <18> DDR_CKE1_DIMMA <18>
DDR_CS0_DIMMA# <18> DDR_CS1_DIMMA# <18>
DDR_A_RAS# <18>
DDR_A_WE# <18>
DDR_A_CAS# <18>
DDR_A_BS0 <18> DDR_A_BS1 <18> DDR_A_BS2 <18>
DDR_A_MA[0..15] <18>
DDR_A_DQS#[0..7] <18>
DDR_A_DQS[0..7] <18>
+SM_VREF_CA +SM_VREF_DQ0 +SM_VREF_DQ1
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
AY31
AW31
AY29
AW29
AV31 AU31 AV29 AU29 AY27
AW27
AY25
AW25
AV27 AU27 AV25 AU25 AM29 AK29
AL28 AK28 AR29 AN29 AR28 AP28 AN26 AR26 AR25 AP25 AK26 AM26 AK25
AL25 AY23
AW23
AY21
AW21
AV23 AU23 AV21 AU21 AY19
AW19
AY17
AW17
AV19 AU19 AV17 AU17 AR21 AR22
AL21 AM22 AN22 AP21 AK21 AK22 AN20 AR20 AK18
AL18 AK20 AM20 AR18 AP18
BDW_ULT_DDR3L
DDR CHANNEL B
SB_CK#0
SB_CK0
SB_CK#1
SB_CK1
SB_CKE0 SB_CKE1 SB_CKE2 SB_CKE3
SB_CS#0 SB_CS#1
SB_ODT0
SB_RAS
SB_WE
SB_CAS
SB_BA0 SB_BA1 SB_BA2
SB_MA0 SB_MA1 SB_MA2 SB_MA3 SB_MA4 SB_MA5 SB_MA6 SB_MA7 SB_MA8
SB_MA9 SB_MA10 SB_MA11 SB_MA12 SB_MA13 SB_MA14 SB_MA15
SB_DQSN0 SB_DQSN1 SB_DQSN2 SB_DQSN3 SB_DQSN4 SB_DQSN5 SB_DQSN6 SB_DQSN7
SB_DQSP0 SB_DQSP1 SB_DQSP2 SB_DQSP3 SB_DQSP4 SB_DQSP5 SB_DQSP6 SB_DQSP7
AM38 AN38 AK38 AL38
AY49 AU50 AW49 AV50
AM32 AK32
AL32
AM35 AK35 AM33
AL35 AM36 AU49
AP40 AR40 AP42 AR42 AR45 AP45 AW46 AY46 AY47 AU46 AK36 AV47 AU47 AK33 AR46 AP46
AW30 AV26 AN28 AN25 AW22 AV18 AN21 AN18
AV30 AW26 AM28 AM25 AV22 AW18 AM21 AM18
M_CLK_DDR#2 M_CLK_DDR2 M_CLK_DDR#3 M_CLK_DDR3
DDR_CKE3_DIMMB
DDR_CS3_DIMMB#
DDR_B_RAS# DDR_B_WE# DDR_B_CAS#
DDR_B_BS0 DDR_B_BS1 DDR_B_BS2
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14 DDR_B_MA15
DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7
M_CLK_DDR#2 <19> M_CLK_DDR2 <19> M_CLK_DDR#3 <19> M_CLK_DDR3 <19>
DDR_CKE2_DIMMB <19> DDR_CKE3_DIMMB <19>
DDR_CS2_DIMMB# <19> DDR_CS3_DIMMB# <19>
DDR_B_RAS# <19>
DDR_B_WE# <19>
DDR_B_CAS# <19>
DDR_B_BS0 <19> DDR_B_BS1 <19> DDR_B_BS2 <19>
DDR_B_MA[0..15] <19>
DDR_B_DQS#[0..7] <19>
DDR_B_DQS[0..7] <19>
BDW-ULT-DDR3L_BGA1168
3 OF 19
A A
BDW-ULT-DDR3L_BGA1168
4 OF 19
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Nu mber Rev
Size Document Nu mber Rev
Size Document Nu mber Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (3/12)
CPU (3/12)
CPU (3/12)
LA-A911P
LA-A911P
LA-A911P
1
8 55Wednesday, July 16, 2014
8 55Wednesday, July 16, 2014
8 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
+3.3V_ALW_PCH
D D
C C
B B
+PCH_VCCDSW3_3
+3.3V_RUN
+1.05V_VCCST
1 2
RC79 10K_0402_5%
RC82@ 10K_0402_5%
RC92 10K_0402_5%@
RC91 47K_0402_5%
RC95@ 8.2K_0402_5%
PCH_JTAG_TDI<6>
RC114@ 49.9_0402_1%
RC116 62_0402_5%
1
CC20 22P_0402_50V8J
2
EMI request add
10K_0402_5%
12
RC123
ME_SUS_PWR_ACK
1 2
SUS_STAT#/LPCPD#
RPC1
4 5 3
6
AC_PRESENT
2
7
PCH_PCIE_WAKE#
1
8
PCH_BATLOW#
10K_8P4R_5%
1 2
1 2
PCH_RSMRST#_Q
refer HBR_SDS_schematic_rev0.7
1 2
ME_RESET#
PCH_JTAG_TDO<6>
PCH_JTAG_TDI
RUNPWROK<35,36>
1 2
H_CATERR#
1 2
H_PROCHOT#
H_PROCHOT#
@EMC@
H_CPUPWRGD
100P_0402_50V8J
@EMC@
CC83
1
CC17
0.1U_0402_25V6
1 2
RC98 0_0402_5%
CXDP@
1 2
RC99 0_0402_5%
CXDP@
PCH_JTAG_TMS<6>
RUNPWROK
RUNPWROK
RUNPWROK
RUNPWROK
XDP_DBRESET#
RC80@ 8.2K_ 0402_5%
PM_LANPHY_ENABLE <12,28>
+3.3V_RUN
CXDP@
12
TDO_XDP
TDI_XDP_R
PCH_JTAG_TMS
TRST#_XDP
PCH_JTAG_TRST#<6>
PCH_JTAG_JTAGX<6>
UC7
CXDP@
14
VCC
2
1A
1
1OE
5
2A
4
2OE
9
3A
10
3OE
12
4A
13
4OE
74CBTLV3126BQ_DHVQFN14_2P5X3
reference Shark Bay ULT Validation Customer Debug Port Implementation Requirement Rev 1.0
PCH_JTAG_TDO
PCH_JTAG_TCK
H_PROCHOT#<36,45,46>
2
CAD Note: Avoid stub in the PWRGD path
A A
while placing resistors RC123
DDR3_DRAMRST#< 18,19>
DDR3 COMPENSATION SIGNALS
12
SM_RCOMP0
RC130200_0402_1%
12
SM_RCOMP1
RC131121_0402_1%
12
SM_RCOMP2
RC132100_0402_1%
CAD Note: Trace width=12~15 mil, Spcing=20 mils Max trace length= 500 mil
5
CAD NOTE PLACE THE CAP NEAR TO CPU
4
1 2
RC77@ 0_0402_5%
+3.3V_RUN
1
12
2
ME_RESET#
PLTRST_VMM2320#<22>
GND PAD
12
CPU_XDP_TRST#
RC1090_0402_5% CXDP@
12
CPU_XDP_TCLK
RC1120_0402_5% CXDP@
12
TDO_XDP
RC115 @0_0402_ 5%
12
TDI_XDP_R
RC118 @0_0402_ 5%
12
CPU_XDP_TCLK
RC119 @0_0402_ 5%
PECI_EC<36>
1 2
RC121 56_0402_5%
DDR_PG_CTRL<18>
DDR3_DRAMRST#
0.1U_0402_25V6
12
CC101@EMC@
4
5
P
B
4
O
A
G
74AHC1G09GW_TSSOP5
3
PLTRST_USH#<27> PLTRST_MMI#<29> PLTRST_LAN#<28>
3
1B
6
2B
8
3B
11
4B
7
GND
15
H_CATERR# PECI_EC
H_PROCHOT#_R
H_CPUPWRGD
SM_RCOMP0 SM_RCOMP1 SM_RCOMP2
UC4@
SYS_PWROK<36> RESET_OUT#<15,36>
PCH_RSMRST#_Q<37>
ME_SUS_PWR_ACK<36>
SIO_PWRBTN#<36>
AC_PRESENT<36>
SIO_SLP_WLAN#< 35>
CPU_XDP_TDO
CPU_XDP_TDI
CPU_XDP_TMS
CPU_XDP_TRST#
D61
K61
N62
K63
C61
AU60 AV60 AU61 AV15 AV61
SUSACK#<12,36>
3
+3.3V_RUN
5
1
SYS_RESET#
1 2
RC219@ 0_0402_5%
1 2
RC87@ 0_0402_5%
1 2
RC88@ 0_0402_5%
1 2
RC89@ 0_0402_5%
UC1B
PROC_DETECT CATERR PECI
PROCHOT
PROCPWRGD
SM_RCOMP0 SM_RCOMP1 SM_RCOMP2 SM_DRAMRST SM_PG_CNTL1
BDW-ULT-DDR3L_BGA1168
2 OF 19
PCH_PLTRST#
TC7SH08FU_SSOP5~D
PCH_PLTRST#
AK2
SUSACK#
AC3
SYS_RESET#
AG2
SYS_PWROK
AY7 AB5
PM_APWROK_R
AG7
PCH_PLTRST#
MISC
THERMAL
PWR
DDR3L
AW6 AV4
AL7
AJ8 AN4 AF3 AM5
H_VCCST_PWRGD<15>
BDW_ULT_DDR3L
PCH_RSMRST#_Q PCH_RTCRST# ME_SUS_PWR_ACK SIO_PWRBTN# AC_PRESENT PCH_BATLOW# SIO_SLP_S0# SIO_SLP_WLAN#
@
P
B
4
PCH_PLTRST#_EC
O
2
A
G
UC5
3
UC1H
@
SUSACK SYS_RESET SYS_PWROK PCH_PWROK APWROK PLTRST
RSMRST SUSWARN/SUSPWRDNACK/GPIO30 PWRBTN ACPRESENT/GPIO31 BATLOW/GPIO72 SLP_S0 SLP_WLAN/GPIO29
BDW-ULT-DDR3L_BGA1168
8 OF 19
SYSTEM POWER MANAGEMENT
+1.05V_RUN
12
Place near JXDP1
1 2
RC102 1K_0 402_5%
CXDP@
H_CPUPWRGD
PROC_TCK PROC_TMS
JTAG
PROC_TRST
PROC_TDI
PROC_TDO
RC304
@
100K_0402_5%
0.1U_0402_25V6
@
CC18
0.1U_0402_25V6
12
PCH_PLTRST#_EC <27,30,35,36>
@
CC19
12
BDW_ULT_DDR3L
RC5 need to close to JCPU1
1 2
RC103@ 1K_0 402_5%
DDR_XDP_WAN_SMBDAT<7,18,19,20>
DDR_XDP_WAN_SMBCLK<7,18,19,20>
J62
CPU_XDP_PRDY#
PRDY
K62
CPU_XDP_PREQ#
PREQ
E60
CPU_XDP_TCLK
E61
CPU_XDP_TMS
E59
CPU_XDP_TRST#
F63
CPU_XDP_TDI
F62
CPU_XDP_TDO
J60
XDP_OBS0_R
BPM#0
H60
XDP_OBS1_R
BPM#1
H61
XDP_OBS2_R
BPM#2
H62
XDP_OBS3_R
BPM#3
K59
XDP_OBS4_R
BPM#4
H63
XDP_OBS5_R
BPM#5
K60
XDP_OBS6_R
BPM#6
J61
XDP_OBS7_R
BPM#7
PM_APWROK<36>
1.05V_M_PWRGD<43>
DSWVRMEN
DPWROK
WAKE
CLKRUN/GPIO32
SUS_STAT/GPIO61
SUSCLK/GPIO62
SLP_S5/GPIO63
SLP_S4 SLP_S3
SLP_A SLP_SUS SLP_LAN
CFG0<13> CFG1<13>
CFG2<13> CFG3<13>
CFG4<13> CFG5<13>
CFG6<13> CFG7<13>
CPU_PWR_DEBUG#<15>
PCH_JTAG_TCK<6>
AW7
DSWODVREN
AV5
PCH_DPWROK
AJ5
PCH_PCIE_WAKE#
V5
CLKRUN#
AG4
SUS_STAT#/LPCPD#
AE6
SUSCLK_R
AP5
SIO_SLP_S5#
AJ6
SIO_SLP_S4#
AT4
SIO_SLP_S3#
AL5
SIO_SLP_A#
AP4
SIO_SLP_SUS#
AJ7
SIO_SLP_LAN#
CPU_XDP_PREQ# CPU_XDP_PRDY#
CFG0 CFG1
CFG2 CFG3
XDP_OBS0_R XDP_OBS1_R
CFG4 CFG5
CFG6 CFG7
H_VCCST_PWRGD_XDP
SIO_PWRBTN#
SYS_PWROK
CPU_XDP_TCLK
+3.3V_ALW_PCH
0.1U_0402_25V6
CC22@
T10 @PAD~D T11 @PAD~D T12 @PAD~D T13 @PAD~D T14 @PAD~D T15 @PAD~D
1 2
RC26@ 0_0402_5%
1 2
RC27 0_0402_5%@
RC136 0_0402_5%@
+1.05V_RUN
JXDP1
1 3 5 7
13
19 21 23 25
31
37
41
45 47 49 51 53 55 57 59
1K_0402_5%
RC120
CXDP@
1 2
SYS_PWROK
12
Place near JXDP1.47
2
SIO_SLP_A#
PM_APWROK_LPM_APWROK
PCH_DPWROK <36> PCH_PCIE_WAKE# <35,36>
CLKRUN# <12,35,36>
1 2
SIO_SLP_S5# <36>
T8 @PAD~D
T9@PAD~D
SIO_SLP_S4# <36> SIO_SLP_S3# <36> SIO_SLP_A# <36> SIO_SLP_SUS# <36> SIO_SLP_LAN# <28,36>
GND0 OBSFN_A0 OBSFN_A1 GND2 OBSDATA_A09OBSDATA_C0 OBSDATA_A111OBSDATA_C1 GND4 OBSDATA_A215OBSDATA_C2 OBSDATA_A317OBSDATA_C3 GND6 OBSFN_B0 OBSFN_B1 GND8 OBSDATA_B027OBSDATA_D0 OBSDATA_B129OBSDATA_D1 GND10 OBSDATA_B233OBSDATA_D2 OBSDATA_B335OBSDATA_D3 GND12 PWRGOOD/HOOK039ITPCLK/HOOK4 HOOK1 VCC_OBS_AB43VCC_OBS_CD HOOK2 HOOK3 GND14 SDA SCL TCK1 TCK0 GND16
1
2
GND1 OBSFN_C0 OBSFN_C1
GND3
GND5
GND7 OBSFN_D0 OBSFN_D1
GND9
GND11
GND13
ITPCLK#/HOOK5
RESET#/HOOK6
DBR#/HOOK7
GND15
TRST#
GND17
CONN@SA MTE_BSH-030-01-L-D-A
Place near JXDP1.48
XDP_DBRESET#
+3.3V_ALW2
5
P
B
O
A
G
TC7SH08FU_SSOP5~D
3
SUSCLK <30>
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52
TD0
54 56
TDI
58
TMS
60
12
4
PM_APWROK_R
UC6
+1.05V_RUN
0.1U_0402_25V6
CC21
CXDP@
+3.3V_ALW_PCH
+PCH_VCCDSW3_3
+PCH_VCCDSW3_3
PCH_RTCRST#<6>
POWER_SW#_M B<36,39>
CFG17 CFG16
CFG8 CFG9
CFG10 CFG11
CFG19 CFG18
CFG12 CFG13
CFG14 CFG15
XDP_RST#_R XDP_DBRESET#
TDO_XDP TRST#_XDP PCH_JTAG_TDI PCH_JTAG_TMS
RC113 1K_0402_5%
CXDP@
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
Title
Size Document Num ber Re v
Size Document Num ber Re v
Size Document Num ber Re v
Date: Sheet of
Date: Sheet of
Date: Sheet of
DSWODVREN - ON DIE DSW VR ENABLE
HIGH = ENABLED (DEFAULT)
LOW = DISABLED
SIO_SLP_S3#
SIO_SLP_S5# SIO_SLP_S4# SIO_SLP_A#
SYS_RESET#
SIO_SLP_S0#
CFG17 <13> CFG16 <13>
CFG8 <13> CFG9 <13>
CFG10 <13> CFG11 <13>
CFG19 <13> CFG18 <13>
CFG12 <13> CFG13 <13>
CFG14 <13> CFG15 <13>
RC106 1K_0402_5%
CXDP@
1 2
CFG3CFG3_R
TDO_XDP
51_0402_5%
1 2
CFG3
RC305 1K_0402_5%CXDP@
XDP_DBRESET#
1K_0402_5%
CPU_XDP_TMS
51_0402_5%
CPU_XDP_TDI
51_0402_5%
CPU_XDP_PREQ#
51_0402_5%
CPU_XDP_TDO
51_0402_5%
CPU_XDP_TCLK
51_0402_5%
CPU_XDP_TRST#
51_0402_5%
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
CPU (4/12)
CPU (4/12)
CPU (4/12)
1
DSWODVREN
12
PCH_PLTRST#_EC
12
@
12
12
12
12
12
12
12
LA-A911P
LA-A911P
LA-A911P
1
+RTC_CELL
1 2 3 4 5 6 7 8
9 10 11 12 13 14 15 16 17 18 19 20
ACES_50506-01841-P01
+1.05V_RUN
RC117
+3.3V_RUN
RC122
+1.05V_RUN
@
RC124
@
RC125
@
RC126
RC127
RC128
@
RC129
330K_0402_5%
12
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 GND GND
CONN@
9 55Wednesday, July 16, 2014
9 55Wednesday, July 16, 2014
9 55Wednesday, July 16, 2014
RC78
JAPS1
0.5
0.5
0.5
5
D D
4
3
2
1
BDW_ULT_DDR3L
PCIE
BDW_ULT_DDR3L
EDPDDI
DISPLAY
EDP_TXN0 EDP_TXP0 EDP_TXN1 EDP_TXP1
EDP_TXN2 EDP_TXP2 EDP_TXN3 EDP_TXP3
EDP_AUXN EDP_AUXP
EDP_RCOMP
EDP_DISP_UTIL
DDPB_CTRLCLK
DDPB_CTRLDATA
DDPC_CTRLCLK
DDPC_CTRLDATA
DDPB_AUXN DDPC_AUXN DDPB_AUXP DDPC_AUXP
DDPB_HPD
DDPC_HPD
EDP_HPD
C45 B46 A47 B47
C47 C46 A49 B49
A45 B45
D20 A43
B9 C9 D9 D11
C5 B6 B5 A6
C8 A8 D6
EDP_CPU_LANE_N0 EDP_CPU_LANE_P0 EDP_CPU_LANE_N1 EDP_CPU_LANE_P1
EDP_CPU_AUX# EDP_CPU_AUX
EDP_COMP
CPU_DPB_CTRLCLK CPU_DPB_CTRLDAT CPU_DPC_CTRLCLK CPU_DPC_CTRLDAT
CPU_DPB_AUX# CPU_DPC_AUX# CPU_DPB_AUX CPU_DPC_AUX
DPB_HPD DPC_HPD EDP_CPU_HPD
EDP_CPU_LANE_N0 <23> EDP_CPU_LANE_P0 <23> EDP_CPU_LANE_N1 <23> EDP_CPU_LANE_P1 <23>
EDP_CPU_AUX# <23> EDP_CPU_AUX <23>
CPU_DPB_CTRLCLK <24> CPU_DPB_CTRLDAT <24>
CPU_DPC_AUX# <25>
CPU_DPC_AUX <25>
DPB_HPD <24> DPC_HPD <25>
EDP_CPU_HPD <23>
COMPENSATION PU FOR eDP
+VCCIOA_OUT
RPC2
1 2 3 4 5
RPC20
1 2 3 4 5
8 7 6
8 7 6
12
12
12
RC13324.9_0402_1%
+3.3V_RUN
RC141100K_0402_5%
RC142100K_0402_5%
EDP_COMP
CAD Note:Trace width=20 mils ,Spacing=25mil, Max length=100 mils.
CPU_DPB_CTRLDAT CPU_DPB_CTRLCLK CPU_DPC_CTRLCLK CPU_DPC_CTRLDAT
CPU_DPB_AUX# CPU_DPB_AUX CPU_DPC_AUX CPU_DPC_AUX#
EDP_CPU_HPD
DPC_HPD
2.2K_0804_8P4R_5%
100K_0804_8P4R_5%
UC1A
@
C54
DDI1_LANE_N0<24> DDI1_LANE_P0<24> DDI1_LANE_N1<24> DDI1_LANE_P1<24> DDI1_LANE_N2<24> DDI1_LANE_P2<24>
DDI1_LANE_N3<24>
DDI1_LANE_P3<24>
DDI2_LANE_N0<25> DDI2_LANE_P0<25> DDI2_LANE_N1<25> DDI2_LANE_P1<25> DDI2_LANE_N2<25> DDI2_LANE_P2<25> DDI2_LANE_N3<25>
C C
+3.3V_RUN
B B
RPC15
45
DGPU_PWROK
3
6
TOUCHPAD_INTR#
2
7 8
10K_8P4R_5%
RC139@ 100K_0402_5%
RC140@ 1K_0402_5%
1 2
1
12
HDD_FALL_INT PCH_GPIO80
ENVDD_PCH
PCH_GPIO53
DDI2_LANE_P3<25>
EDP_BIA_PWM PANEL_BKLEN ENVDD_PCH
DGPU_PWROK HDD_FALL_INT PCH_GPIO80
TOUCHPAD_INTR#
PCH_GPIO53
CONTACTLESS_DET#<12,27>
HDD_FALL_INT<20>
EDP_BIA_PWM<23> PANEL_BKLEN<23> ENVDD_PCH<23,36>
T16@ PAD~D
PCH_GPIO52<12>
DDI1_TXN0
C55
DDI1_TXP0
B58
DDI1_TXN1
C58
DDI1_TXP1
B55
DDI1_TXN2
A55
DDI1_TXP2
A57
DDI1_TXN3
B57
DDI1_TXP3
C51
DDI2_TXN0
C50
DDI2_TXP0
C53
DDI2_TXN1
B54
DDI2_TXP1
C49
DDI2_TXN2
B50
DDI2_TXP2
A53
DDI2_TXN3
B53
DDI2_TXP3
BDW-ULT-DDR3L_BGA1168
1 OF 19
UC1I
B8
EDP_BKLCTL
A9
EDP_BKLEN
C6
EDP_VDDEN
U6
PIRQA/GPIO77
P4
PIRQB/GPIO78
N4
PIRQC/GPIO79
N2
PIRQD/GPIO80
AD4
PME
U7
GPIO55
L1
GPIO52
L3
GPIO54
R5
GPIO51
L4
GPIO53
BDW-ULT-DDR3L_BGA1168
9 OF 19
@
eDP SIDEBAND
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (5/12)
CPU (5/12)
CPU (5/12)
LA-A911P
LA-A911P
LA-A911P
10 55Wednesday, July 16, 2014
10 55Wednesday, July 16, 2014
10 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
PCIE for UMA
D D
PCIE_PRX_WIGIGTX_N5<30>
WIGIG --->
10/100/1G LAN --->
C C
WLAN (Mini Card 2)--->
MMI -->
+PCH_AUSB3PLL
B B
PCB
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
PCIE1
SD card
SD card
SD card
SD card
PCIE3PCIE2
NA LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
PCIE_PRX_WIGIGTX_P5<30>
PCIE_PTX_WIGIGRX_N5<30> PCIE_PTX_WIGIGRX_P5<30>
PCIE_PRX_GLANTX_N3<28> PCIE_PRX_GLANTX_P3<28>
PCIE_PTX_GLANRX_N3<28> PCIE_PTX_GLANRX_P3<28>
PCIE_PRX_WLANTX_N 4<30> PCIE_PRX_WLANTX_P4<30>
PCIE_PTX_WLANRX_N 4<30> PCIE_PTX_WLANRX_P4<30>
PCIE_PRX_MMITX_N1<29> PCIE_PRX_MMITX_P1<29>
PCIE_PTX_MMIRX_N1<29> PCIE_PTX_MMIRX_P1<29>
USB3RN4<31>
USB3RP4<31>
USB3TN4<31>
USB3TP4<31>
1 2
RC149 3.01K_0402_1%
PCIE4
WLAN
WLAN
WLAN
WLAN
WLAN
PCIE5
WIGIG
WIGIGSD card
GPU
WIGIG
GPU
PCIE_PRX_WIGIGTX_N5 PCIE_PRX_WIGIGTX_P5
PCIE_PTX_WIGIGRX_N5 PCIE_PTX_WIGIGRX_P5
PCIE_PRX_GLANTX_N3 PCIE_PRX_GLANTX_P3
PCIE_PTX_GLANRX_N3 PCIE_PTX_GLANRX_P3
PCIE_PRX_WLANTX_N 4 PCIE_PRX_WLANTX_P4
PCIE_PTX_WLANRX_N 4 PCIE_PTX_WLANRX_P4
PCIE_PRX_MMITX_N1 PCIE_PRX_MMITX_P1
PCIE_PTX_MMIRX_N1 PCIE_PTX_MMIRX_P1
PCH_PCIE_RCOMP
PCIE6
M2 3042 (HCA & SATA-Cache)
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
UC1K
F10
PERN5_L0
E10
PERP5_L0
C23
PETN5_L0
C22
PETP5_L0
F8
PERN5_L1
E8
PERP5_L1
B23
PETN5_L1
A23
PETP5_L1
H10
PERN5_L2
G10
PERP5_L2
B21
PETN5_L2
C21
PETP5_L2
E6
PERN5_L3
F6
PERP5_L3
B22
PETN5_L3
A21
PETP5_L3
G11
PERN3
F11
PERP3
C29
PETN3
B30
PETP3
F13
PERN4
G13
PERP4
B29
PETN4
A29
PETP4
G17
PERN1/USB3RN3
F17
PERP1/USB3RP3
C30
PETN1/USB3TN3
C31
PETP1/USB3TP3
F15
PERN2/USB3RN4
G15
PERP2/USB3RP4
B31
PETN2/USB3TN4
A31
PETP2/USB3TP4
E15
RSVD
E13
RSVD
A27
PCIE_RCOMP
B27
PCIE_IREF
BDW-ULT-DDR3L_BGA1168
11 OF 19
@
BDW_ULT_DDR3L
PCIE USB
USB2N0 USB2P0
USB2N1 USB2P1
USB2N2 USB2P2
USB2N3 USB2P3
USB2N4 USB2P4
USB2N5 USB2P5
USB2N6 USB2P6
USB2N7 USB2P7
USB3RN1 USB3RP1
USB3TN1
USB3TP1
USB3RN2 USB3RP2
USB3TN2
USB3TP2
USBRBIAS
USBRBIAS
RSVD RSVD
OC0/GPIO40 OC1/GPIO41 OC2/GPIO42 OC3/GPIO43
AN8 AM8
AR7 AT7
AR8 AP8
AR10 AT10
AM15 AL15
AM13 AN13
AP11 AN11
AR13 AP13
G20 H20
C33 B34
E18 F18
B33 A33
AJ10 AJ11 AN10 AM10
AL3 AT1 AH2 AV3
USBP0­USBP0+
USBP1­USBP1+
USBP2­USBP2+
USBP3­USBP3+
USBP4­USBP4+
USBP5­USBP5+
USBP6­USBP6+
USBP7­USBP7+
USBRBIAS
USB_OC0# USB_OC1# USB_OC2# USB_OC3#
USBP0- <31> USBP0+ <31>
USBP1- <32> USBP1+ <32>
USBP2- <30> USBP2+ <30>
USBP3- <31> USBP3+ <31>
USBP4- <23> USBP4+ <23>
USBP5- <23> USBP5+ <23>
USBP6- <27> USBP6+ <27>
USBP7- <30> USBP7+ <30>
USB3RN1 <31>
USB3RP1 <31>
USB3TN1 <31> USB3TP1 <31>
USB3RN2 <32>
USB3RP2 <32>
USB3TN2 <32> USB3TP2 <32>
USB_OC0# <31> USB_OC1# <32> USB_OC2# <31>
-----> Ext Port 1
-----> Ext Port 2 charge
-----> WLAN/BT
-----> Ext Port 3
-----> Touch
-----> Camera
-----> USH
-----> WWAN
-----> Ext USB3 Port 1
-----> Ext USB3 Port 2 charge
-----> USB Port0(JUSB1)
-----> USB Port1(JUSB3)
-----> USB Port3(JUSB2)
USB_OC0# USB_OC1# USB_OC2# USB_OC3#
USBRBIAS
CAD NOTE: Route single-end 50-ohms and max 500-mils length. Avoid routing next to clock pins or under stitching capacitors. Recommended minimum spacing to other signal traces is 15 mils.
PCB
H12 UMA WWAN
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
H15D_En
H15U_En
RPC19
4 5 3
6
2
7
1
8
10K_8P4R_5%
22.6_0402_1%
12
RC152
USB2 7
NA
WWAN
WWAN
NA
NA
WWAN
WWAN
NA
NA
+3.3V_ALW_PCH
H14U_En
H15 DSC
A A
H15 UMA
H15D_En
H15U_En
SD card
SD card
SD card
SD card
SD card
5
NA
NA
NA
NA
NA
LOM
LOM
LOM
LOM
LOM
WLAN
WLAN
WLAN
WLAN
WLAN
WIGIG
GPU
WIGIG
GPU
WIGIG
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
NA
4
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (6/12)
CPU (6/12)
CPU (6/12)
LA-A911P
LA-A911P
LA-A911P
11 55Wednesday, July 16, 2014
11 55Wednesday, July 16, 2014
11 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+PCH_VCCDSW3_3
RC153 10K_0402_5%
+3.3V_RUN
D D
RC155 100K_0402_5%
RC156 100K_0402_5%
+3.3V_ALW_PCH
C C
+3.3V_RUN
B B
4 5 3 2 1
10K_8P4R_5%
4 5 3 2 1
10K_8P4R_5%
4 5 3 2 1
10K_8P4R_5%
RC244 10K_0402_5%
RC245 100K_0402_5%
RC247 10K_0402_5%
RC174 100K_0402_5%
RC175 100K_0402_5%
@
RC171
RPC10
RPC5
RPC7
change to LAN_WAKE#
12
LAN_WAKE#
12
MPHYP_PWR_EN
12
SIO_EXT_SCI#
6 7
SLATE_MODE
8
PCH_GPIO44
SIO_EXT_SMI#
6
PCH_GPIO46
7
MEDIACARD_RST#
8
MEDIACARD_IRQ#
PCH_GPIO9
6
SIO_EXT_WAKE#
7
KB_DET#
8
12
PCH_GPIO57
12
PCH_GPIO59
12
TPM_PIRQ#
12
3.3V_CAM_EN#
12
NFC_IRQ
12
MPHYP_PWR_EN
10K_0402_5%
PCH_SMB_ALERT# <7> SUSACK# <9,36>
PCH_GPIO73 <7>
+3.3V_RUN
1K_0402_5%
12
PM_LANPHY_ENABLE<9,28>
MEDIACARD_IRQ#<29>
TOUCH_PANEL_INTR#<23>
MPHYP_PWR_EN<38> KB_DET#<37>
@ PAD~D
RC176@
PCH_GPIO66
SIO_EXT_WAKE#< 36>
TPM_PIRQ#<27>
LAN_WAKE#<28,36>
T22@ PAD~D
T21
3.3V_CAM_EN#<23>
SIO_EXT_SMI#<36>
T27@ PAD~D
mSATA_DEVSLP<30>
HDD_DEVSLP<20>
SIO_EXT_SCI#<36>
SPKR<21>
PCH_GPIO76 SIO_EXT_WAKE#
HOST_ALERT1_R_N PCH_GPIO16 TPM_PIRQ#
LAN_WAKE#
NFC_IRQ
MEDIACARD_RST# PCH_GPIO57 SLATE_MODE
PCH_GPIO59 PCH_GPIO44
DIMM_DET PCH_GPIO49
TOUCH_PANEL_INTR#
MPHYP_PWR_EN KB_DET# PCH_GPIO14
3.3V_CAM_EN# SIO_EXT_SMI# PCH_GPIO46
PCH_GPIO9 PCH_GPIO10
SIO_EXT_SCI# SPKR
+3.3V_RUN
10K_0402_5%
12
@
RC302
DIMM_DET
10K_0402_5%
12
RC303
UC1J
@
P1
BMBUSY/GPIO76
AU2
GPIO8
AM7
LAN_PHY_PWR_CTRL/GPIO12
AD6
GPIO15
Y1
GPIO16
T3
GPIO17
AD5
GPIO24
AN5
GPIO27
AD7
GPIO28
AN3
GPIO26
AG6
GPIO56
AP1
GPIO57
AL4
GPIO58
AT5
GPIO59
AK4
GPIO44
AB6
GPIO47
U4
GPIO48
Y3
GPIO49
P3
GPIO50
Y2
HSIOPC/GPIO71
AT3
GPIO13
AH4
GPIO14
AM4
GPIO25
AG5
GPIO45
AG3
GPIO46
AM3
GPIO9
AM2
GPIO10
P2
DEVSLP0/GPIO33
C4
SDIO_POWER_EN/GPIO70
L2
DEVSLP1/GPIO38
N5
DEVSLP2/GPIO39
V2
SPKR/GPIO81
BDW-ULT-DDR3L_BGA1168
10 OF 19
BDW_ULT_DDR3L
GPIO
+3.3V_ALW_PCH
1K_0402_5%
12
RC179
HOST_ALERT1_R_N
CPU/ MISC
SERIAL IO
THRMTRIP
RCIN/GPIO82
SERIRQ
PCH_OPI_RCOMP
RSVD RSVD
GSPI0_CS/GPIO83
GSPI0_CLK/GPIO84 GSPI0_MISO/GPIO85 GSPI0_MOSI/GPIO86
GSPI1_CS/GPIO87
GSPI1_CLK/GPIO88 GSPI1_MISO/GPIO89
GSPI_MOSI/GPIO90 UART0_RXD/GPIO91
UART0_TXD/GPIO92 UART0_RTS/GPIO93 UART0_CTS/GPIO94
UART1_RXD/GPIO0
UART1_TXD/GPIO1 UART1_RST/GPIO2 UART1_CTS/GPIO3
I2C0_SDA/GPIO4
I2C0_SCL/GPIO5
I2C1_SDA/GPIO6
I2C1_SCL/GPIO7
SDIO_CLK/GPIO64
SDIO_CMD/GPIO65
SDIO_D0/GPIO66 SDIO_D1/GPIO67 SDIO_D2/GPIO68 SDIO_D3/GPIO69
+3.3V_RUN
D60 V4 T4 AW15 AF20 AB21
R6
GC6_EVENT#_Q
L6
GPU_GC6_FB_EN
N6
PCH_GPIO85
L8
BBS_BIT
R7
PCH_GPIO87
L5
3.3V_TP_EN
N7
3.3V_TS_EN
K2
3.3V_HDD_EN
J1
CPPE#
K3
CPUSB#
J2 G1 K4 G2
FFS_INT2
J3
LCD_CBL_DET#
J4 F2
PCH_GPIO4
F3
PCH_GPIO5
G4
PCH_GPIO6
F1
PCH_GPIO7
E3
USH_DET#
F4
CAM_MIC_CBL_DET#
D3
PCH_GPIO66
E4
CPU_SEL
C3
PCH_GPIO68
E2
PCH_GPIO69
1K_0402_5%
12
RC180@
H_THERMTRIP#_R SIO_RCIN# IRQ_SERIRQ PCH_OPI_COMP
SPKR
SIO_RCIN# <36>
IRQ_SERIRQ <35,36>
PAD~D
T109@
3.3V_TS_EN <23>
3.3V_HDD_EN <20>
FFS_INT2 <20> LCD_CBL_DET# <23>
USH_DET# <27> CAM_MIC_CBL_DET# <23>
12
RC161@ 0_0402_5%
H_THERMTRIP# <36>
PCH_GPIO52<10>
CONTACTLESS_DET#<10,27>
CLKRUN#<9,35,36>
H_THERMTRIP#
USH_DET#
SIO_RCIN#
PCH_GPIO16
CAM_MIC_CBL_DET#
CPPE#
FFS_INT2
CPU_SEL
PCH_GPIO68
PCH_GPIO69
GC6_EVENT#_Q
GPU_GC6_FB_EN
3.3V_TS_EN
TOUCH_PANEL_INTR#
PCH_GPIO85
3.3V_TP_EN
LCD_CBL_DET# CPUSB#
PCH_GPIO76
PCH_GPIO6 PCH_GPIO7 PCH_GPIO4 PCH_GPIO5
IRQ_SERIRQ
PCH_GPIO87
For HSW , pop RC306 For BSW ,pop RC163
CPU_SEL
HSW@
PCH_OPI_COMP
RPC17
6 7 8
10K_8P4R_5%
RPC16
6 7 8
10K_8P4R_5%
RPC3
6 7 8
10K_8P4R_5%
RPC4
6 7 8
10K_8P4R_5%
RPC8
1 2 3 4 5
10K_8P4R_5%
RPC9
6 7 8
10K_8P4R_5%
1 2
+1.05V_VCCST
12
RC251K_0402 _5%
45 3 2 1
12
RC160100K_0402_5%
12
RC158100K_0402_5%
12
RC16310K_0402_5% BDW@
12
RC16410K_0402_5%
45 3 2 1
45 3 2 1
45 3 2 1
8 7 6
45 3 2 1
12
RC30610K_0402_5%
RC17849.9_0402_1%
+3.3V_RUN
HIGH depop RC288 HIGH
LOW pop RC288 (DEFAULT)
A A
HIGH LOW
1 DIMM 2 DIMM
DIMM DETECT
TLS CONFIDENTIALITYTOP-BLOCK SWAP OVERRIDE
LOW(DEFAULT)
ENABLE DISABLE
NO REBOOT STRAP
HIGH LOW(DEFAULT)
ENABLE DISABLE
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (7/12)
CPU (7/12)
CPU (7/12)
LA-A911P
LA-A911P
LA-A911P
12 55Wednesday, July 16, 2014
12 55Wednesday, July 16, 2014
12 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
D D
4
3
2
1
CFG STRAPS for CPU
UC1S
@
AC60
12
CFG_RCOMP
TDI_IREF
CFG0 CFG1
CFG4
CFG8 CFG9 CFG10
CFG_RCOMP
TDI_IREF
CFG0
AC62
CFG1
AC63
CFG2
AA63
CFG3
AA60
CFG4
Y62
CFG5
Y61
CFG6
Y60
CFG7
V62
CFG8
V61
CFG9
V60
CFG10
U60
CFG11
T63
CFG12
T62
CFG13
T61
CFG14
T60
CFG15
AA62
CFG16
U63
CFG18
AA61
CFG17
U62
CFG19
V63
CFG_RCOMP
A5
RSVD
E1
RSVD
D1
RSVD
J20
RSVD
H18
RSVD
B12
TD_IREF
BDW-ULT-DDR3L_BGA1168
19 OF 19
CFG0<9> CFG1<9> CFG2<9> CFG3<9> CFG4<9> CFG5<9> CFG6<9> CFG7<9> CFG8<9> CFG9<9> CFG10<9> CFG11<9> CFG12<9> CFG13<9>
C C
CFG14<9> CFG15<9>
CFG16<9> CFG18<9> CFG17<9> CFG19<9>
RC185 49.9_0402_1%
1 2
RC186 8.2K_0402_1%
BDW_ULT_DDR3L
RESERVED
RSVD_TP RSVD_TP
RSVD_TP RSVD_TP
RSVD
RSVD_TP RSVD_TP
RSVD_TP
RSVD
RSVD RSVD
PROC_OPI_RCOMP
RSVD RSVD
VSS VSS
RSVD RSVD
AV63 AU63
C63 C62 B43
A51 B51
L60
N60
W23 Y22 AY15
PROC_OPI_RCOMP
AV62 D58
P22 N21
P20 R20
PROC_OPI_RCOMP
1 2
T28@PAD~D T29@PAD~D
T30@PAD~D T31@PAD~D
T33@PAD~D T34@PAD~D
T35@PAD~D
EAR-STALL/NOT STALL RESET SEQUENCE AFTER PCU PLL IS LOCKE
CFG0
1:(Default) Normal Operation; No stall 0:Lane Reversed
PCH/PCH LESS MODE SELECTION
CFG1
RC18749.9_0402_1 %
1:(Default) Normal Operation 0:Lane Reversed
CFG1
CFG0
1K_0402_1%
12
RC183@
1K_0402_1%
12
RC184@
B B
SAFE MODE BOOT
CFG10
A A
CFG10 CFG4
1K_0402_1%
12
RC188@
NO SVID PROTOCOL CAPABLE VR CONNECTED
1: POWER FEATURES ACTIVATED DURING RESET
0: POWER FEATURES (ESPECIALLY CLOCK GATINE ARE NOT ACTIVATED
CFG9
CFG9
12
1K_0402_1%
RC189@
1: VRS support SVID protocol are present 0:No VR support SVID is present
The chip will not generate(OR Respond to) SVID activity
ALLOW THE USE OF NOA ON LOCKED UNITS
CFG8
CFG8
1: Enable(Default): Noa will be disable in locked units and enable in un-locked units
0: Enable Noa will be available pegardless of the locking of the unit
1K_0402_1%
12
RC190@
CFG4
1K_0402_5%
12
RC191
Display Port Presence Strap
1 : Disabled; No Physical Display Port attached to Embedded Display Port
0 : Enabled; An external Display Port device is connected to the Embedded Display Port
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (8/12)
CPU (8/12)
CPU (8/12)
LA-A911P
LA-A911P
LA-A911P
13 55Wednesday, July 16, 2014
13 55Wednesday, July 16, 2014
13 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
D D
C C
4
DC_TEST_AY2_AW2 DC_TEST_AY3_AW3 DC_TEST_AY60 DC_TEST_AY61_AW61 DC_TEST_AY62_AW62 TP_DC_TEST_B2 DC_TEST_A3_B3 DC_TEST_A61_B61
DC_TEST_B62_B63
DC_TEST_C1_C2
UC1Q
AY2
DAISY_CHAIN_NCTF_AY2
AY3
DAISY_CHAIN_NCTF_AY3
AY60
DAISY_CHAIN_NCTF_AY60
AY61
DAISY_CHAIN_NCTF_AY61
AY62
DAISY_CHAIN_NCTF_AY62
B2
DAISY_CHAIN_NCTF_B2
B3
DAISY_CHAIN_NCTF_B3
B61
DAISY_CHAIN_NCTF_B61
B62
DAISY_CHAIN_NCTF_B62
B63
DAISY_CHAIN_NCTF_B63
C1
DAISY_CHAIN_NCTF_C1
C2
DAISY_CHAIN_NCTF_C2
BDW-ULT-DDR3L_BGA1168
17 OF 19
3
1
12
RC192@0_0402_5%
@
BDW_ULT_DDR3L
3
12
RC195@0_0402_5%
DAISY_CHAIN_NCTF_A3 DAISY_CHAIN_NCTF_A4
DAISY_CHAIN_NCTF_A60 DAISY_CHAIN_NCTF_A61 DAISY_CHAIN_NCTF_A62
DAISY_CHAIN_NCTF_AV1 DAISY_CHAIN_NCTF_AW1 DAISY_CHAIN_NCTF_AW2 DAISY_CHAIN_NCTF_AW3
DAISY_CHAIN_NCTF_AW61 DAISY_CHAIN_NCTF_AW62 DAISY_CHAIN_NCTF_AW63
A3
DC_TEST_A3_B3
A4
DC_TEST_A4
A60
DC_TEST_A60
A61
DC_TEST_A61_B61
A62
DC_TEST_A62
AV1
DC_TEST_AV1
AW1
DC_TEST_AW1
AW2
DC_TEST_AY2_AW2
AW3
DC_TEST_AY3_AW3
AW61
DC_TEST_AY61_AW61
AW62
DC_TEST_AY62_AW62
AW63
DC_TEST_AW63
2
2
12
RC193@0_0402_5%
12
RC194@0_0402_5%
4
1
Package Daisy Chain:
1.B2-PKG-C1-PCB-C2-PKG-B3-PCB-A3-PKG-A4
2.A62-PKG-A61-PCB-B61-PKG-B62-PCB-B63-PKG-A60
3.AY60-PKG-AW61-PCB-AY61-PKG-AW62-PCB-AY62-PKG-AW63
4.AW1-PKG-AW3-PCB-AY3-PKG-AW2-PCB-AY2-PKG-AV1
UC1R
@
AT2
RSVD
AU44
RSVD
B B
A A
AV44
RSVD
D15
RSVD
F22
RSVD
H22
RSVD
J21
RSVD
BDW-ULT-DDR3L_BGA1168
18 OF 19
BDW_ULT_DDR3L
RSVD RSVD RSVD RSVD
RSVD RSVD RSVD RSVD RSVD RSVD RSVD
N23 R23 T23 U10
AL1 AM11 AP7 AU10 AU15 AW14 AY14
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (9/12)
CPU (9/12)
CPU (9/12)
LA-A911P
LA-A911P
LA-A911P
14 55Wednesday, July 16, 2014
14 55Wednesday, July 16, 2014
14 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
ESD Request
+1.05V_RUN +VCCIO_OUT
RC199@
VCC
Y
12
12
+3.3V_ALW
5
CC35@ 0.1U_0402_25V6
4
H_VCCST_PWRGD
H_CPU_SVIDALRT#
RC20743_0402_5%
1 2
+1.05V_RUN
150_0402_5%
12
D D
C C
RC197
CPU_PWR_DEBUG#
10K_0402_5%
12
@
RC198
H_VR_EN
RESET_OUT#<9,36>
SVID ALERT
VIDALERT_N<45>
B B
SVID DATA
VIDSOUT<45>
VCC_SENSE
VCCSENSE<45>
A A
CAD Note: RC209 SHOULD BE PLACED CLOSE TO CPU
RESISTOR STUFFING OPTIONS ARE PROVIDED FOR TESTING PURPOSES
12
H_VR_READY
RC2011.5K_0402_5%
+1.05V_VCCST
75_0402_1%
12
RC204
+1.05V_VCCST
110_0402_1%
12
RC208
+VCC_CORE
RC196 0_0603_5%@
+1.05V_VCCST
10K_0402_5%
12
UC8
1
NC
2
A
3
GND
74AUP1G07GW_TSSOP5
CAD Note: Place the PU resistors close to CPU RC204 close to CPU 300 ­1500mils
CAD Note: Place the PU resistors close to CPU RC208close to CPU 300 - 1500mils
VIDSOUT
100_0402_1%
12
RC209
VCCSENSE
+VCC_CORE +1.35V_MEM
+1.05V_RUN +VCC_CORE
+1.05V_VCCST
1K_0402_5%
RC202
1 2
1 2
CC23
22U_0603_6.3V6M@EMC@
1 2
CC79
22U_0603_6.3V6M@EMC@
1 2
CC84
22U_0603_6.3V6M@EMC@
1 2
CC85
22U_0603_6.3V6M@EMC@
H_VCCST_PWRGD
1
@EMC@
2
CC24 100P_0402_50V8J
H_VCCST_PWRGD<9>
H_VR_EN<45>
H_VR_READY<45>
+1.05V_RUN +1.05V_VCCST
PAD-OPEN1x1m
PJP23
@
1 2
+1.35V_MEM
2.2U_0402_6.3V6M
2.2U_0402_6.3V6M
@
12
+3.3V_RUN+1.05V_RUN
+1.35V_MEM
+VCC_CORE
+VCCIO_OUT +VCCIOA_OUT
VIDSCLK<45>
CPU_PWR_DEBUG#<9>
T74@
PAD~D
T75@
PAD~D
T76@
PAD~D
T77@
PAD~D
+1.05V_VCCST
+VCC_CORE
22U_0603_6.3V6M
1U_0402_6.3V6K
CC36
12
12
@
CC37
@
12
CC25
CC26
VCCSENSE
H_CPU_SVIDALRT# VIDSCLK VIDSOUT H_VCCST_PWRGD H_VR_EN H_VR_READY
2.2U_0402_6.3V6M
12
CC27
L59 J58
AH26
AJ31 AJ33
AJ37 AN33 AP43 AR48 AY35 AY40 AY44 AY50
F59
N58
AC58
E63
AB23
A59
E20 AD23 AA23 AE59
L62
N63
L63
B59
F60
C59
D63
H59
P62
P60
P61
N59
N61
T59 AD60 AD59 AA59 AE60 AC59 AG58
U59 V59
AC22 AE22 AE23
AB57 AD57 AG57
C24 C28 C32
VDDQ DECOUPLING
10U_0603_6.3V6M
2.2U_0402_6.3V6M
12
12
UC1L
RSVD RSVD
VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ
VCC RSVD RSVD
VCC_SENSE RSVD VCCIO_OUT VCCIOA_OUT RSVD RSVD RSVD
VIDALERT VIDSCLK VIDSOUT VCCST_PWRGD VR_EN VR_READY
VSS PWR_DEBUG VSS RSVD_TP RSVD_TP RSVD_TP RSVD_TP RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD
VCCST VCCST VCCST
VCC VCC VCC VCC VCC VCC
BDW-ULT-DDR3L_BGA1168
12 OF 19
CC29
CC28
@
10U_0603_6.3V6M
@
12
CC30
BDW_ULT_DDR3L
HSW ULT POWER
10U_0603_6.3V6M
10U_0603_6.3V6M
12
12
CC31
CC32
10U_0603_6.3V6M
10U_0603_6.3V6M
@
12
12
CC34
CC33
+VCC_CORE
C36
VCC
C40
VCC
C44
VCC
C48
VCC
C52
VCC
C56
VCC
E23
VCC
E25
VCC
E27
VCC
E29
VCC
E31
VCC
E33
VCC
E35
VCC
E37
VCC
E39
VCC
E41
VCC
E43
VCC
E45
VCC
E47
VCC
E49
VCC
E51
VCC
E53
VCC
E55
VCC
E57
VCC
F24
VCC
F28
VCC
F32
VCC
F36
VCC
F40
VCC
F44
VCC
F48
VCC
F52
VCC
F56
VCC
G23
VCC
G25
VCC
G27
VCC
G29
VCC
G31
VCC
G33
VCC
G35
VCC
G37
VCC
G39
VCC
G41
VCC
G43
VCC
G45
VCC
G47
VCC
G49
VCC
G51
VCC
G53
VCC
G55
VCC
G57
VCC
H23
VCC
J23
VCC
K23
VCC
K57
VCC
L22
VCC
M23
VCC
M57
VCC
P57
VCC
U57
VCC
W57
VCC
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (10/12)
CPU (10/12)
CPU (10/12)
LA-A911P
LA-A911P
LA-A911P
15 55Wednesday, July 16, 2014
15 55Wednesday, July 16, 2014
15 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+1.05V_MODPHY +1.05V_MODPHY_PCH
D D
+1.05V_MODPHY
CC47 place near B18
VCCUSB3PLL S0 Iccmax = 41mA
2.2UH_LQM2MPN2R2NG0L_30%
CC56 place near B11
VCCSATA3PLL S0 Iccmax = 42mA
C C
CC68 place near AA21
VCCAPLL S0 Iccmax = 57mA
B B
+3.3V_ALW
PJP35
@
1 2
PAD-OPEN1x1m
CC40 place near K9; CC44 place near L10 CC43 place near M9
VCCHSIO S0 Iccmax = 1.838A
LC1
1 2
2.2UH_LQM2MPN2R2NG0L_30%
LC2
1 2
LC3
1 2
2.2UH_LQM2MPN2R2NG0L_30%
+PCH_VCCDSW3_3 +PCH_VCCDSW
CC97 place near AH10
intel DG Rev 1.2 , page 500
47.3 Boot Strap Capacitor
1 2
RC216 0_0402_5%@
1 2
RC217@ 0_0402_5%
CC80 place near AH10
VCCDSW3_3 S0 Iccmax = 114mA
1U_0402_6.3V6K
@
12
CC43
+PCH_AUSB3PLL
22U_0603_6.3V6M
12
CC51
+PCH_ASATA3PLL+1.05V_MODPHY
22U_0603_6.3V6M
CC55
12
+V1.05S_APLLOPI+1.05V_RUN
100U_1206_6.3V6M
12
CC67
1 2
CC97 .47U_0402_10V6K@
+PCH_VCCDSW3_3+3.3V_ALW_PCH
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CC40
CC44
UC1M
@
AA21
W21
AH14
AH13
AH10
AE20 AE21
K9
L10
M9 N8
P9 B18 B11
Y20
J13
AC9
AA9
V8
W9
J18
K19 A20
J17
R21
T21 K18
M20
V21
VCCHSIO VCCHSIO VCCHSIO VCC1_05 VCC1_05 VCCUSB3PLL VCCSATA3PLL
RSVD VCCAPLL VCCAPLL
DCPSUS3
VCCHDA
DCPSUS2
VCCSUS3_3 VCCSUS3_3 VCCDSW3_3 VCC3_3 VCC3_3
VCCCLK VCCCLK VCCACLKPLL VCCCLK VCCCLK VCCCLK RSVD RSVD RSVD VCCSUS3_3 VCCSUS3_3
BDW-ULT-DDR3L_BGA1168
13 OF 19
CC64 place near V8
1U_0402_6.3V6K
12
12
CC70
12
+1.05V_MODPHY_PCH
+PCH_AUSB3PLL
+PCH_ASATA3PLL
+V1.05S_APLLOPI
+PCH_VCCDSW3_3
+PCH_VCC1P05
+PCH_VCCACLKPLL
1U_0402_6.3V6K
CC70 close to Pin J17 CC71 close to Pin R21
CC71
+3.3V_ALW_PCH
+PCH_VCC1P05+1.05V_RUN
100U_1206_6.3V6M
1U_0402_6.3V6K
12
CC77
CC78
+PCH_VCCACLKPLL
100U_1206_6.3V6M
CC81
12
12
1U_0402_6.3V6K
CC82
22U_0603_6.3V6M
12
CC47
+3.3V_ALW_PCH
22U_0603_6.3V6M
CC56
12
1U_0402_6.3V6K
12
CC68
1U_0402_6.3V6K
@
12
CC80
0.1U_0402_10V7K
12
+1.05V_RUN
+3.3V_ALW_PCH
CC57
22U_0603_6.3V6M
+3.3V_RUN
CC63
12
1 2
2.2UH_LQM2MPN2R2NG0L_30%
CC78 place near J18
VCCCLK S0 Iccmax = 200mA
+1.05V_RUN
2.2UH_LQM2MPN2R2NG0L_30%
CC82 place near A20
VCCACLKPLL S0 Iccmax = 31mA
1U_0402_6.3V6K
@
12
CC53
CC57 place near AH14
CC63 place near AC9
22U_0603_6.3V6M
2013/06/10 refer 6L_WP chnage to +3.3V_M, 6/14 change back
12
CC64
+1.05V_RUN
LC4
LC5
1 2
330U_D3_2.5VY_R6M
12
+
HSIO
USB3
HDA
VRM
GPIO/LPC
LPT LP POWER
@
CC39
BDW_ULT_DDR3L
OPI
+1.05V_RUN+1.05V_M
@EMC@
330U_2.5V_M
1
+
CC41
2
THERMAL SENSOR
SERIAL IO
SUS OSCILLATOR
RTC
SPI
CORE
USB2
1
+
2
330U_2.5V_M
@EMC@
CC42
VCCSUS3_3
DCPSUSBYP DCPSUSBYP
AH11
+PCH_RTC_VCCSUS3_3
AG10
VCCRTC DCPRTC
VCCSPI
VCCASW VCCASW
VCC1_05 VCC1_05 VCC1_05 VCC1_05 VCC1_05
VCCASW VCCASW
VCCASW DCPSUS1 DCPSUS1
VCCTS1_5
VCC3_3 VCC3_3
VCCSDIO VCCSDIO
DCPSUS4
RSVD VCC1_05 VCC1_05
AE7
Y8
AG14 AG13
J11 H11 H15 AE8 AF22 AG19 AG20 AE9 AF9 AG8 AD10 AD8
J15 K14 K16
U8 T9
AB8
AC20 AG16 AG17
1 2
+DCPRRTC
CC52 0.1U_0402_10V7K
+1.05V_M
+PCH_VCCDSW
CC61 CC62 place near AE9
+1.5V_RUN
2013/06/10 refer 6L_WP chnage to float,6/14 change back
CC69 place near U8
CC72 place near AG16
CC59 and CC60 place near J11; CC58 place near AE8
12
+3.3V_RUN
12
+1.05V_RUN
1U_0402_6.3V6K
CC72
12
CC48,CC49, CC50 place near AG10
0.1U_0402_10V7K
12
@
CC48
CC54 place near Y8
1U_0402_6.3V6K
1U_0402_6.3V6K
+1.05V_M
CC61
CC69
1U_0402_6.3V6K
12
CC58
22U_0603_6.3V6M
@
12
CC62
+3.3V_RUN
+RTC_CELL
0.1U_0402_10V7K
1U_0402_6.3V6K
12
12
CC49
CC50
+3.3V_M
0.1U_0402_10V7K
@
12
CC54
+PCH_VCCDSW
10U_0603_6.3V6M
12
CC60
RC211 5.11_0402_1%
12
12
+1.05V_RUN
1U_0402_6.3V6K
CC59
CC65 place near AG19
0.1U_0402_10V7K
12
CC66
+PCH_RTC_VCCSUS3_3 +3.3V_ALW_PCH
1U_0402_6.3V6K
12
CC73
CC73 place near AH11
VCCSUS3_3 S0 Iccmax = 63mA
Reminder below power rail need isolation for layout refer attach file for more detail that from Intel review feedback.
12
RC212 @0_0402_5%
12
RC213@0_0402_5%
+PCH_VCCDSW_R
12
+3.3V_ALW
1U_0402_6.3V6K
CC65
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
5
4
3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (11/12)
CPU (11/12)
CPU (11/12)
LA-A911P
LA-A911P
LA-A911P
1
16 55Wednesday, July 16, 2014
16 55Wednesday, July 16, 2014
16 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
D D
4
3
2
1
A11
VSS
A14
VSS
A18
VSS
A24
VSS
A28
VSS
A32
VSS
A36
VSS
A40
VSS
A44
VSS
A48
VSS
A52
VSS
A56
VSS
AA1
VSS
AA58
VSS
AB10
VSS
AB20
VSS
AB22
VSS
AB7
VSS
AC61
VSS
AD21
VSS
AD3
VSS
AD63
VSS
AE10
VSS
AE5
VSS
AE58
C C
B B
VSS
AF11
VSS
AF12
VSS
AF14
VSS
AF15
VSS
AF17
VSS
AF18
VSS
AG1
VSS
AG11
VSS
AG21
VSS
AG23
VSS
AG60
VSS
AG61
VSS
AG62
VSS
AG63
VSS
AH17
VSS
AH19
VSS
AH20
VSS
AH22
VSS
AH24
VSS
AH28
VSS
AH30
VSS
AH32
VSS
AH34
VSS
AH36
VSS
AH38
VSS
AH40
VSS
AH42
VSS
AH44
VSS
AH49
VSS
AH51
VSS
AH53
VSS
AH55
VSS
AH57
VSS
AJ13
VSS
AJ14
VSS
AJ23
VSS
AJ25
VSS
AJ27
VSS
AJ29
VSS
BDW-ULT-DDR3L_BGA1168
14 OF 19
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
AJ35 AJ39 AJ41 AJ43 AJ45 AJ47 AJ50 AJ52 AJ54 AJ56 AJ58 AJ60 AJ63 AK23 AK3 AK52 AL10 AL13 AL17 AL20 AL22 AL23 AL26 AL29 AL31 AL33 AL36 AL39 AL40 AL45 AL46 AL51 AL52 AL54 AL57 AL60 AL61 AM1 AM17 AM23 AM31 AM52 AN17 AN23 AN31 AN32 AN35 AN36 AN39 AN40 AN42 AN43 AN45 AN46 AN48 AN49 AN51 AN52 AN60 AN63 AN7 AP10 AP17 AP20
AP22 AP23 AP26 AP29
AP3 AP31 AP38 AP39 AP48 AP52 AP54 AP57 AR11 AR15 AR17 AR23 AR31 AR33 AR39 AR43 AR49
AR5 AR52 AT13 AT35 AT37 AT40 AT42 AT43 AT46 AT49 AT61 AT62 AT63
AU1 AU16 AU18 AU20 AU22 AU24 AU26 AU28 AU30 AU33 AU51 AU53 AU55 AU57 AU59 AV14 AV16 AV20 AV24 AV28 AV33 AV34 AV36 AV39 AV41 AV43 AV46 AV49 AV51 AV55
BDW_ULT_DDR3L
UC1N
@
BDW_ULT_DDR3L
UC1O
@
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
BDW-ULT-DDR3L_BGA1168
15 OF 19
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
AV59 AV8 AW16 AW24 AW33 AW35 AW37 AW4 AW40 AW42 AW44 AW47 AW50 AW51 AW59 AW60 AY11 AY16 AY18 AY22 AY24 AY26 AY30 AY33 AY4 AY51 AY53 AY57 AY59 AY6 B20 B24 B26 B28 B32 B36 B4 B40 B44 B48 B52 B56 B60 C11 C14 C18 C20 C25 C27 C38 C39 C57 D12 D14 D18 D2 D21 D23 D25 D26 D27 D29 D30 D31
UC1P
D33
VSS
D34
VSS
D35
VSS
D37
VSS
D38
VSS
D39
VSS
D41
VSS
D42
VSS
D43
VSS
D45
VSS
D46
VSS
D47
VSS
D49
VSS
D5
VSS
D50
VSS
D51
VSS
D53
VSS
D54
VSS
D55
VSS
D57
VSS
D59
VSS
D62
VSS
D8
VSS
E11
VSS
E17
VSS
F20
VSS
F26
VSS
F30
VSS
F34
VSS
F38
VSS
F42
VSS
F46
VSS
F50
VSS
F54
VSS
F58
VSS
F61
VSS
G18
VSS
G22
VSS
G3
VSS
G5
VSS
G6
VSS
G8
VSS
H13
VSS
BDW-ULT-DDR3L_BGA1168
16 OF 19
BDW_ULT_DDR3L
@
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS
VSS_SENSE
VSS
H17 H57 J10 J22 J59 J63 K1 K12 L13 L15 L17 L18 L20 L58 L61 L7 M22 N10 N3 P59 P63 R10 R22 R8 T1 T58 U20 U22 U61 U9 V10 V3 V7 W20 W22 Y10 Y59 Y63
V58 AH46 V23 E62 AH16
VSSSENSE
VSSSENSE <45>
1 2
RC218 100_0402_1%
CAD Note: RC218 SHOULD BE PLACED CLOSE TO CPU
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (12/12)
CPU (12/12)
CPU (12/12)
LA-A911P
LA-A911P
LA-A911P
17 55Wednesday, July 16, 2014
17 55Wednesday, July 16, 2014
17 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
Loading...
+ 38 hidden pages