THIS IS THE PROPERTY OF APPLE AND IT MUST BE RETURNED
ORIG DIV
NOTES:
ARTWORK VIEWED FROM COMPONENT SIDE. PCB SHALL CONFORM
TO STANDARDS AS DEFINED IN APPLE SPECIFICATION
080-2265 (FLEXIBLE PRINTED CIRCUIT BOARDS) OR
062-0073 (MULTI- LAYER BOARDS) AS APPLICABLE.
DESIGNER
KEN KIPLINGER
DATE
03/31/17
SCALE
1:1
TITLE
PCBF, X891
TOP MLB
DRAWING NUMBER
820-00863-09
NOTICE OF PROPRIETARY PROPERTY
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE
THE POSSESSOR AGREES TO THE FOLLOWING
(I) TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
(II) NOT TO REPRODUCE OR COPY IT
(III) NOT TO REVEAL OR PUBLISH IT
124567
A
8
7
6543
1. ALL INFORMATION COMPILED FOR USERS OF FORUM HTTP://WWW.MOBILEGSM.IN.UA
PCB 820-00864-06 X891 Qualcomm Edition TOP MLB
21
D
C
B
A
R5807
C5807
FL5806
C5806
FL5800
C5800
FL5805
C5805
C5844
R5844
C5845
FL5845
R5845
C5850
FL5850
C5842
R5842
C5820
R5820
C5821
R5821
*
L2006_E
L2004_E
*
R1610_E
L1604_E
*
L1607_E
R1615_E
Q7502_SQ7501_S
C7502_S
C203_E
FD0404
FD0412
GPOLAT_E
R1611_E
L1605_E
L1608_E
C3454
C3462
*
FL5891
FL5840
*
C541_E
C536_E
C5890
FL5890
FL5896
FL2430_E
C2414_E
*
L1502_ER1507_E
C7521_S
C2430_E
C7703_W
R2412_E
C2416_E
R2413_E
C2417_E
FL2402_E
C2415_E
C2438_E
*
C7506_S
C3453
C3463
*
R201_E
R5801
C5860
FL5893
R7701_W
C7511_S
U5530
R715_E
*
*
NFC_DCDC_S
C7522_S
C7526_S
C555_E
C515_E
C517_E
*
R7711_W
C200_E
*
DZ202_E
DZ203_E
R202_E
DZ206_E
FL5894
C7712_W
C1602_E
C3452
C3464
C532_E
C502_E
C514_E C510_EC552_E
FL2400_E
C2400_E
C2403_E
L2007_E
L2009_E
C2005_E
L1503_E
DSM_HB_E
C1604_E
C7503_S
NFC_S
C7711_W
*
R714_E
C521_E
C528_E
*
C701_E
R1508_E
C1502_E
C7523_S
C3451
C3465
R703_E
R700_E
C603_E
*
*
*
R1609_E
XW308_E
GPOUAT_E
C2002_E
DSM_LB_E
L1501_E
*
*
L7503_S
*
C5530
C810_E
R2105_E
L2105_E
R919_E
R920_E
R922_E
R918_E
L2108_E
C2107_E
L2106_E
FL2403_E
*
R1506_E
R1603_E
C1603_E
C7520_S
R3450
C3402
R1501_E
*
C7517_S
C3456
*
C3466
R3460
R1306_E
C1319_E
R1802_EC1807_E
R1806_E
C2410_E
R2002_E
FLQPLX_E
L1504_E
L2103_E
C3403
C519_E
C535_E
R810_E
C824_EC821_E
R806_E
C1812_E
*
C1811_E
R1903_E
C1901_E
R2411_E
FL2401_E
L2011_E
R1601_E
*
*
C702_E
C511_E
R602_E
C1809_E
R1804_E
FL2404_E
R1602_E
L7502_S
*
*
C2401_E
C2413_E
C2001_E
D3401
D3402
C537_E
C548_E
C826_EC816_E
FLPDX_E
*
L1602_E
C1808_E
R1803_E
C2412_E
C3407
C545_E
R601_E
C817_E
*
*
L1901_E
R2410_E
*
C1500_E C1504_E
C503_E
C518_E
C1216_E
C808_E
R1307_E
C1806_E
R1801_E
CPL2_E
R1807_E
D3400
D3403
C1801_E
R607_E
U_MDM_E
C525_E
C1803_E
*
C546_E
C527_E
UWLAN_W
R901_E
C1804_E
R1809_E
FL1201_E
C3405
C1215_E
*
C1320_E
R1300_E
*
R1810_E
C1318_E
R1200_E
*
C3406
C524_E
C554_E
R801_EC822_E
C1805_E
C1814_E
C1815_E
C1813_E
C1802_E
R1305_E
*
C505_E
C542_E
C3404
C3440
C531_E
C551_E
R603_E
C556_E
R800_EC814_E
U_WTR_E
*
*
CPL2GA_E
*
*
CPL2GB_E
R1209_E
C1212_E
PP42_E
PP7508_S
PP7503_S
PP7505_S
PP7504_S
PP7513_S
PP7509_S
TP7505_S
TP7506_S
PP88_E
PP104_E
PP87_E
P601_E PP29_E
PP77_E
PP2_E
PP1_E
*
J_DEBUG_E
TP0752
TP0764
TP0763
PP1100_E
PP90_E
PP7514_S
PP7511_S
PP7507_S
PP7506_S
PP702_E
PP100_E
PP20_E
PP79_E
PP13_E
PP14_E
PP15_E
PP16_E
PP7512_S
PP98_E
TP0780
PP99_E
PP22_E
TP0753
TP0790
P402_E
TP0706
TP0707
TP0759
TP0756
TP0757
PP89_E
PP43_E
PP39_E
PP37_E
PP0700
PP0704
C5011
XW403_E
XW303_E
*
C308_E
*
*
C1306_E
C1323_E
R0630
R417_ER416_E
*
C1105_E
C1112_EC1102_ER1104_ER1101_EC1103_E
L1101_EC1208_E
C1207_E
J_SIM_E
L1303_E
C1322_ER1308_ER1304_E
C1317_E
C1316_E
C1311_E
R410_E
R409_E
*
XW404_E
R407_E
C7611_W
C5028
*
*
*
C5024
*
C307_E
C312_E
*
C7608_W
XW402_E
C7607_W
C7603_W
C1002_E
*
C7612_W
*
*
C4909
XW302_E
U_PMIC_E
R408_E
*
C5006
C306_E
*
C304_E
*
C319_E
R5001
*
C1001_E
XW3043
L301_E
XW401_E
*
C5026
C5016
C4926
C5015
C4929
C4925
C5018
U5000
C4914
U2_E
R412_E
R411_E
C1114_E
R430_E
R431_E
R415_E
XW307_E
*
*
C323_E C4907
*
XW306_E
PA_LB_E
U4900
L4900
*
C4905
C322_E
C302_E
*
XW301_E
L304_E
C305_E
*
*
C301_E
*
L303_E
*
L302_E
C325_E
C311_E
*
PA_HB_E
*
*
C5019
C5025
C5008
*
*
C318_E
*
C303_E
XW304_E
C310_E
*
L305_E
R606_E
C1213_E
*
C1000_E
C7602_W
U_QET_E
C4934C4922 C4930
*
C4927
C4928
*
C4931
*
C4904
*
C4903
*
*
C4932
*
*
*
C317_E
C321_EC326_E
*
*
XW305_E
C327_E
*
*
*
C320_E
FD0401
FD0410
R1107_E
C1115_E
R1103_E
C1111_E
C1104_E
C1109_E
C1107_E
C1110_E
DZ204_E
DZ207_E
C1202_E
C1201_E
C1206_E
R1207_ER1203_EC1205_E
C1211_E
FD0402
FD0414
TP0721
TP0720
PP101_E
PP83_E
PP117_E
PP114_E
R3406
XW3402
C529_E
C540_E
C543_E
R605_E
C1214_E
C7600_W
C5027
*
C3413
R604_E
R422_E
R401_E
R402_E
R808_E
C823_E C809_EC802_E
C803_E
C819_E
C825_E
L1200_E
*
C1200_E
R1201_E
C1209_E
C314_E
C520_E
C401_E
R418_E
C506_E
R3422
C3444
C3443
C316_E
*
C402_E
C313_E
C405_E
*
*
C407_E
R405_E
C812_E
C3415
C309_E
R413_E
C403_E
C7606_W
C807_E C827_E
C804_E
*
R3408
Y401_E
C7604_W
*
C1302_E
R888_E
C5029
*
L5000
C888_E
C328_E
C404_E
C406_E
C7609_W
R1303_E
R889_E
*
C5000
C5001
C5012
C324_E
*
L7600_W
C3416
C3419
C3411
C3441
C3412
R701_E
C507_E
C538_E
R807_EC820_EC815_E
J_INT_TOP
U3400
XW3401
R3401
*
C3417
C3445
C509_E
C513_E
SH0400
C1312_EC3043
R713_E
C530_E
C3418
C516_E
C512_E
XW3400
U_EEPROM_E
R702_E
C806_EC805_E
PA_UHB_E
C1305_EC1301_E
R3421
R3420
R3407
C3442
*
C539_E
C544_E
C523_E
C547_E
C550_E
C553_E
C533_E
C504_E
C549_E
C508_E
C534_E
C501_E
C526_E
*
C522_E
R7600_W
C7601_W
C818_EC811_EC801_E
*
L1201_E
R3043 L1300_ER1302_E
R1210_E
TP0703
TP0755
PP7628_W
PP7629_W
PP94_E
PP81_E
PP7622_W
PP7620_W
PP92_E
TP0709
PP7613_W
TP0702
PP7612_W
PP7615_WPP7614_W
TP0701
TP0700
TP0714TP0715
TP0751
PP84_E
PP82_E
PP54_E
PP78_E
PP80_E
PP126_E
PP128_E
PP0702
PP0703
PP53_E
TP0705
PP119_E
PP110_E
PP41_EPP40_E
PP111_E
PP112_E
PP30_E
PP23_E
TP0708
TP0713
TP0710
PP107_E
PP55_E
PP56_E
PP116_E
PP32_E
PP38_E
PP36_E
PP45_E
TP0750
PP6_E
PP113_E
PP44_E
PP18_E
PP93_E
PP108_E
PP46_E
PP109_E
PP85_E
PP1300_E
PP7611_W
PP7601_W
PP7610_W
PP7619_W
PP127_E
PP129_E
PP5_E
PP26_E
PP27_E
PP24_E
PP50_E
PP48_E
PP47_E
PP7623_W
PP7621_W
PP701_E
PP7626_W
PP7607_W
PP7600_W
PP7605_W
PP7608_W
PP7616_W
PP7627_W
PP7618_W
PP1301_E
PP0701
PP28_E
PP25_E
PP7609_W
PP7630_W
PP7617_W
PP7603_W
PP7606_W
PP7631_W
PP7604_W
PP7625_W
PP49_E
PP51_E
PP7624_W
PP95_E
PP73_E
PP35_E
P801_E
PP31_E
P804_E
P803_EPP52_E
P802_E
PP96_E
TP0754
PP106_E
PP58_E
PP57_E
P501_E
PP34_E
PP4_E
PP3_E
PP10_E
TP0761
PP1202_E
PP1201_E
PP1203_E
PP1200_E
PP1800_E
*
JUAT1_E
FD0415
FD0406
*
L2008_E
L2005_E
FL2002_E
*
L2012_EL2013_E
L2010_E
R2102_E
*
*
*
SB0400
L2109_EC2101_E
L2102_E
C7515_S
C7708_W
L7704_W
*
*
LNA_GPS_E
C7516_S
C7518_S
C7512_S
C7514_S
R7508_S
C7510_S
*
R7702_W
C7705_W
*
W25DI_W
W2BPF_W
*
L7701_WL7700_W
W2XSW_W
R7703_W
*
C7716_W
J5800
JLAT1_E
FL2440_E
C7533_S
C7532_S
C7530_S
C7531_S
T7500_S
*
L1606_E
R1600_E
L7500_S
L7501_S
R7502_S
*
R1612_E
R1613_E
*
*
C7505_S
C7513_S
MC_E
FD0405
FD0411
*
*
FL2444_E
C2442_E
C7504_S
C7709_W
R7700_WC7701_W
FL5809
C5809
FL5810
C5810
FL5802
C5802
FL5895
C5895
C5804
FL5804
C5803
FL5803
C5891
C5896
C5894
C5893
C5847
FL5847
C5892
C5840
C5841
C2440_E
C7500_S
C3455
C3461
R2103_EC2102_E
*
*
C7507_S
W5BPF_W
FL5841
DZ205_E
C2444_E
FL2442_EFL2438_E
FD0403
FD0413
PP7510_S
TP0730
TP0731
TP0522
TP0515
TP0768
TP0766
PP105_E
TP0760
TP0762
TP0758
TP0771
TP0772
TP0767
D
C
B
A
8
TOP SIDE ASSEMBLY
3
APPLE
THIS IS THE PROPERTY OF APPLE AND IT MUST BE RETURNED
ORIG DIV
NOTES:
ARTWORK VIEWED FROM COMPONENT SIDE. PCB SHALL CONFORM
TO STANDARDS AS DEFINED IN APPLE SPECIFICATION
080-2265 (FLEXIBLE PRINTED CIRCUIT BOARDS) OR
062-0073 (MULTI- LAYER BOARDS) AS APPLICABLE.
DESIGNER
GERA DANILOV
DATE
04/05/17
SCALE
1:1
TITLE
PCBF, X891
BOTTOM MLB
DRAWING NUMBER
820-00864-06
NOTICE OF PROPRIETARY PROPERTY
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE
THE POSSESSOR AGREES TO THE FOLLOWING
(I) TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
(II) NOT TO REPRODUCE OR COPY IT
(III) NOT TO REVEAL OR PUBLISH IT
124567
8
1. ALL RESISTANCE VALUES ARE IN OHMS, 0.1 WATT +/- 5%.
SOC: Power (1/3)
SOC: Power (2/3)
SOC: Power (3/3)
NAND
SYSTEM POWER: PMU Bucks (1/4)
SYSTEM POWER: PMU Bucks (2/4)
SYSTEM POWER: PMU LDOs (3/4)
SYSTEM POWER: PMU (4/4)
SYSTEM POWER: Boost
SYSTEM POWER: B2B Battery
SYSTEM POWER: Charger
SYSTEM POWER: Iktara
SYSTEM POWER: B2B Cyclone + Button
SENSORS
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
1 OF 80
SHEET
1 OF 51
A
SIZEDRAWING NUMBER
D
8
3
124567
678
3245
1
D
EEEE Codes
REFERENCE DESIGNATOR(S)QTYDESCRIPTIONPART#
825-7691
825-7691
EEEE FOR (MLB_TOP,639-04583,ULTIMATE)
1
EEEE FOR (MLB_TOP,639-03409,EXTREME)
1
EEEE_J2WJ
EEEE_HP26
NO
NO
SOC
REFERENCE DESIGNATOR(S)QTYDESCRIPTIONPART#
339S00358CRITICAL1COMMON
339S00359DDR-H,3G, B0
SKYE+3GB, B0, M, DEV
PART NUMBER
339S00358
339S00358
339S00358
BOM_TABLE_ALTS
BOM_TABLE_ALTS
BOM_TABLE_ALTS
U1000
U1000339S00361DDR-S-18,3G, B0
U1000
TABLE_ALT_HEAD
COMMENTS:REF DESBOM OPTIONPART NUMBERALTERNATE FOR
TABLE_ALT_ITEM
TABLE_ALT_ITEM
DDR-S-20,3G, B0U1000339S00360
TABLE_ALT_ITEM
BOM OPTIONCRITICAL
ULTIMATE
EXTREME
BOM OPTIONCRITICAL
TABLE_5_HEAD
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_HEAD
TABLE_5_ITEM
Global Ferrites
TABLE_ALT_HEAD
PART NUMBER
155S0610
BOM_TABLE_ALTS
BOM_TABLE_ALTS
ALL155S00194
ALL155S0610155S00200
COMMENTS:REF DESBOM OPTIONPART NUMBERALTERNATE FOR
FERR BD, 150OHM, TDK
FERR BD, 150OHM, TY
TABLE_ALT_ITEM
TABLE_ALT_ITEM
CRITICAL PART#COMMENT
155S0610
FERR BD, 150OHM, 01005
Global R/C Alternates
TABLE_ALT_HEAD
PART NUMBER
118S0717
138S0652ALL138S0648
132S0436ALL132S0400
138S00049
BOM_TABLE_ALTS
BOM_TABLE_ALTS
BOM_TABLE_ALTS
BOM_TABLE_ALTS
BOM_TABLE_ALTS
ALL118S0764
ALL138S0706138S0739
ALL138S0831
COMMENTS:REF DESBOM OPTIONPART NUMBERALTERNATE FOR
COMMENTS:REF DESBOM OPTIONPART NUMBERALTERNATE FOR
TABLE_ALT_ITEM
SUBBOM,MLB,TOP,CAP,SOFT,X891
SYSTEM:BOM Tables
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
BOM OPTIONCRITICAL
SOFT_CAPCRITICALC5641,C5653
TYPICAL_CAPCRITICALC5641,C5653
BOM OPTIONCRITICAL
TYPICAL_CAPCRITICALC4811,C4808
BOM OPTIONCRITICAL
SOFT_CAPCRITICALC3710
TYPICAL_CAPC3710
DRAWING NUMBER
REVISION
BRANCH
PAGE
SHEET
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_HEAD
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_HEAD
TABLE_5_ITEM
TABLE_5_ITEM
051-02221
9.0.0
evt-1
2 OF 80
2 OF 51
SYNC_DATE=10/13/2016
SIZE
D
B
A
8
67
354
2
1
678
3245
1
FIDUCIALS
FD0401
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
D
CL0400
2.10R1.60-NSP
1
FD0402
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0403
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0404
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0420
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0405
0P5SQ-SMP3SQ-NSP
FID
1
ROOM=ASSEMBLY
D
C
CRITICAL
SB0400
STDOFF-2.9OD1.4ID-0.77H-SM
1
CL0401
2.10R1.60-NSP
1
FD0410
0P5SQ-SMP3SQ-NSP
FID
1
ROOM=ASSEMBLY
FD0411
0P5SQ-SMP3SQ-NSP
FID
1
ROOM=ASSEMBLY
FD0412
0P5SQ-SMP3SQ-NSP
FID
1
ROOM=ASSEMBLY
C
B
CRITICAL
SB0402
STDOFF-MLB-TUBE
1
CL0402
2.10R1.60-NSP
1
B
CRITICAL
1
SH0401
SM
SHLD-EMI-HARD-X891
A
CRITICAL
SB0401
STDOFF-2.9OD1.4ID-0.77H-SM
1
CRITICAL
1
SH0400
SM
SHIELD-EMI-TOP-X891
CL0403
2.10R1.60-NSP
1
PAGE TITLE
SYSTEM: Mechanical Components
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
DRAWING NUMBER
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
4 OF 80
SHEET
3 OF 51
A
SIZE
D
8
67
354
2
1
678
3245
1
D
C
PP_ROMEO_DENSE_ANODE
34 35
PP_ROMEO_CATHODE
34 35
POWER
TP0540
P2MM-NSM
SM
1
TP0543
P2MM-NSM
1
PP
SM
PP
ROOM=TEST
ROOM=TEST
Test Points
20
XW0510
SHORT-10L-0.05MM-SM
XW0511
SHORT-10L-0.05MM-SM
17 13
PP_GPU
20 6
11 5
32 8
11
11 6
20 6
Probe Points
SOC Debug
PP0500
P2MM-NSM
AP_TO_PMU_TEST_CLKOUT
IN
BOARD_ID0
IN
AP_TO_FCAM_SHUTDOWN_L
IN
8
AP_DEBUG3
IN
DFU_STATUS
IN
PMU_TO_AP_PRE_UVLO_L
IN
AP_TO_PMU_SOCHOT_L
IN
SOC CPU/GPU
21
21
PP_GPU_LVCC
PP_CPU_PCORE_LVCCPP_CPU_PCORE
SM
1
PP
ROOM=TEST
PP0501
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0502
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0503
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0504
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0505
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0506
P2MM-NSM
SM
1
PP
ROOM=TEST
50
50 17 13
26 12
26 12
26 12
26 12
26 12
49 25 12
26 12
48 23
Sensors
SPI_AOP_TO_IMU_SCLK
IN
SPI_AOP_TO_IMU_MOSI
IN
SPI_IMU_TO_AOP_MISO
IN
ACCEL_GYRO_TO_AOP_DATARDY
IN
ACCEL_GYRO_TO_AOP_INT
IN
COMPASS_TO_AOP_INT
IN
PHOSPHORUS_TO_AOP_INT
IN
Hydra VBUS
HYDRA_TO_TIGRIS_VBUS1_VALID_L
IN
PP0540
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0541
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0542
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0544
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0545
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0546
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0547
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0550
P2MM-NSM
SM
1
PP
ROOM=TEST
41 37
41 37
47 10
47 10
50 49 41 25 12
50 49 41 25 12
PDM_CODEC_TO_ARC_CLK
IN
PDM_CODEC_TO_ARC_DATA
IN
AP_BI_CCG2_SWDIO
IN
AP_TO_CCG2_SWCLK
IN
SOC I2C1_AOP
I2C1_AOP_SCL
IN
I2C1_AOP_SDA
IN
PP0582
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0583
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0586
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0587
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0590
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0591
P2MM-NSM
SM
1
PP
ROOM=TEST
D
C
B
20 13
20 13
13
15
15
AP_CPU_PCORE_SENSE
IN
AP_VDD_GPU_SENSE
IN
TP_SOC_SENSE
IN
TP_VSS_CPU_SENSE
IN
TP_VSS_SENSE
IN
PMU
PP0512
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0513
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0514
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0515
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0516
P2MM-NSM
SM
1
PP
ROOM=TEST
16 12
50 16 12
16 10 5
16
16
NANDCCG2
PP0560
P2MM-NSM
SWD_AP_BI_NAND_SWDIO
IN
SWD_AOP_TO_MANY_SWCLK
IN
SPI_S4E_TO_AP_MISO_BOOT_CONFIG2
IN
NAND_ANI1_VREF
IN
NAND_ANI0_VREF
IN
SM
1
PP
ROOM=TEST
PP0561
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0562
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0563
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0564
P2MM-NSM
SM
1
PP
ROOM=TEST
47 10
CCG2_TO_SMC_INT_L
IN
PP0592
P2MM-NSM
SM
1
PP
ROOM=TEST
B
14 12
20 10
48 20 6
16 7
16 7
AOP_TO_DDR_SLEEP1_READY
IN
SPMI_PMU_BI_PMGR_SDATA
IN
PMU_TO_AP_HYDRA_ACTIVE_READY
IN
PCIE Refclk
90_PCIE_AP_TO_NAND_REFCLK_P
IN
90_PCIE_AP_TO_NAND_REFCLK_N
IN
PP0520
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0521
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0522
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0530
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0531
P2MM-NSM
SM
1
PP
ROOM=TEST
34 28
34 20 8
Rigel
CAMPMU_TO_RIGEL_ENABLE
IN
RIGEL_TO_ISP_INT
IN
PP0570
P2MM-NSM
SM
1
PP
ROOM=TEST
PP0571
P2MM-NSM
SM
1
PP
ROOM=TEST
A
8
SYNC_MASTER=test_mlbSYNC_DATE=10/13/2016
PAGE TITLE
A
SYSTEM: Testpoints (Top)
DRAWING NUMBER
051-02221
Apple Inc.
REVISION
9.0.0
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
67
354
2
BRANCH
evt-1
PAGE
5 OF 80
SHEET
4 OF 51
1
SIZE
D
678
3245
1
D
11
11
BOARD_REV3
OUT
BOARD_REV2
OUT
R0623
1.00K
1/32W
01005
ROOM=SOC
21
5%
MF
R0622
1.00K
1/32W
01005
ROOM=SOC
21
5%
MF
NOSTUFF
BOOTSTRAPPING:BOARD REV
BOARD ID
BOOT CONFIG
PP1V8_IO
43 35 34 32
30 29 28 27 17 16 14 10 8 7 6
D
C
11
11
11
BOARD_REV1
OUT
BOARD_REV0
OUT
BOARD_ID4
OUT
CKPLUS_WAIVE=SINGLE_NODENET
R0621
1.00K
1/32W
01005
ROOM=SOC
21
5%
MF
R0620
1.00K
1/32W
01005
ROOM=SOC
No connect
21
5%
MF
C
SELECTED -->
B
50 10
11
11
11 4
BOARD_ID3
OUT
CKPLUS_WAIVE=SINGLE_NODENET
PP1V8_IO
OUT
PP1V8_IO
OUT
BOARD_ID0
OUT
On mlb_bot
MAKE_BASE=TRUE
No connect
SELECTED -->
D221 Baseband Selected on RF Board
B
A
16 10 4
16 10
16 10
SPI_S4E_TO_AP_MISO_BOOT_CONFIG2
OUT
SPI_AP_TO_S4E_MOSI_BOOT_CONFIG1
OUT
SPI_AP_TO_S4E_SCLK_BOOT_CONFIG0
OUT
No connect
R0601
4.7K
1/32W
01005
ROOM=SOC
21
1%
MF
R0600
4.7K
1/32W
01005
ROOM=SOC
21
1%
MF
NOSTUFF
SELECTED -->
SYNC_MASTER=test_mlb
PAGE TITLE
BOOTSTRAPPING
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
67
354
2
BRANCH
evt-1
PAGE
12 OF 80
SHEET
8 OF 51
1
SIZE
D
SOC - LPDP
19 14 13 7
678
VDD12_PLL_LPDP 1.14V - 1.26V @ 10mA MAX
VDD12_LPDP 1.14V - 1.26V @ 72mA MAX
PP1V2_SOC
3245
(Analog)
VDD_FIXED_PLL_LPDP 0.765V - 0.84V @ 3mA MAX
VDD_FIXED_LPDP_TX 0.765V - 0.84V @ 16mA MAX
VDD_FIXED_LPDP_RX 0.765V - 0.84V @ 30mA MAX
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
DRAWING NUMBER
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
13 OF 80
SHEET
9 OF 51
8
67
354
2
1
SOC - SERIAL INTERFACES
678
3245
1
AP I2C0
29 28 27 17 16 14 10 8 7 6 5
43 35 34 32 30
PP1V8_IO
R1400
2.2K
5%
1/32W
MF
01005
ROOM=SOC
1
2
R1401
2.2K
5%
1/32W
MF
01005
ROOM=SOC
1
2
D
C
B
R1460
38
I2S_AP_TO_CODEC_MCLK1
OUT
33.2
1%
1/32W
MF
01005
ROOM=SOC
R1464
50
I2S_AP_TO_SPKRAMP_TOP_MCLK
OUT
33.2
1%
1/32W
MF
01005
ROOM=SOC
R1465
16 5
SPI_AP_TO_S4E_SCLK_BOOT_CONFIG0
OUT
0.00
0%
1/32W
MF
01005
ROOM=SOC
R1461
50
SPI_AP_TO_RACER_SCLK
OUT
0.00
0%
1/32W
MF
01005
ROOM=SOC
R1462
38
SPI_AP_TO_CODEC_SCLK
OUT
SPI: Route as Daisy-Chain. No T's Allowed
Place series terminations close to SoC Pins
0.00
0%
1/32W
MF
01005
ROOM=SOC
21
21
21
21
21
38
38
38
38
47 4
47 4
38
50
50
50
50
16 5 4
16 5
50 5
50
50
50
38
38
38
I2S_AP_TO_CODEC_MCLK1_R
I2S_AP_TO_CODEC_ASP3_BCLK
OUT
I2S_AP_TO_CODEC_ASP3_LRCLK
OUT
I2S_CODEC_ASP3_TO_AP_DIN
IN
I2S_AP_TO_CODEC_ASP3_DOUT
OUT
I2S_AP_TO_SPKRAMP_TOP_MCLK_R
AP_BI_CCG2_SWDIO
BI
AP_TO_CCG2_SWCLK
OUT
CODEC_TO_AP_INT_LCCG2_TO_SMC_INT_L
IN
I2S_BB_TO_AP_BCLK
OUT
I2S_BB_TO_AP_LRCLK
OUT
I2S_BB_TO_AP_DIN
IN
I2S_AP_TO_BB_DOUT
OUT
SPI_S4E_TO_AP_MISO_BOOT_CONFIG2
IN
SPI_AP_TO_S4E_MOSI_BOOT_CONFIG1
OUT
SPI_AP_TO_S4E_SCLK_BOOT_CONFIG0_R
BOARD_ID3
IN
SPI_RACER_TO_AP_MISO
IN
SPI_AP_TO_RACER_MOSI
OUT
SPI_AP_TO_RACER_SCLK_R
SPI_AP_TO_RACER_CS_L
OUT
SPI_CODEC_TO_AP_MISO
IN
SPI_AP_TO_CODEC_MOSI
OUT
SPI_AP_TO_CODEC_SCLK_R
SPI_AP_TO_CODEC_CS_L
OUT
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
AV23
AW23
AT24
AT25
AT26
AH34
AG36
AG35
AH38
AG37
AT35
AT36
AR36
AR34
AR35
AG4
AG5
AH2
AH6
AH4
AV22
BA21
BA22
AU22
AU23
AY22
AW22
AT23
AE4
AE2
AD5
AE6
AE38
AE35
AF38
AE37
I2S0_MCK
I2S0_BCLK
I2S0_LRCK
I2S0_DIN
I2S0_DOUT
I2S1_MCK
I2S1_BCLK
I2S1_LRCK
I2S1_DIN
I2S1_DOUT
I2S2_MCK
I2S2_BCLK
I2S2_LRCK
I2S2_DIN
I2S2_DOUT
I2S3_MCK
I2S3_BCLK
I2S3_LRCK
I2S3_DIN
I2S3_DOUT
SPI0_MISO
SPI0_MOSI
SPI0_SCLK
SPI0_SSIN
SPI1_MISO
SPI1_MOSI
SPI1_SCLK
SPI1_SSIN
SPI2_MISO
SPI2_MOSI
SPI2_SCLK
SPI2_SSIN
SPI3_MISO
SPI3_MOSI
SPI3_SCLK
SPI3_SSIN
U1000
TMIT78B0-C4
WLCSP
SYM 6 OF 16
ROOM=SOC
I2C0_SCL
I2C0_SDA
I2C1_SCL
I2C1_SDA
I2C2_SCL
I2C2_SDA
I2C3_SCL
I2C3_SDA
SMC_I2CM0_SCL
SMC_I2CM0_SDA
SMC_I2CM1_SCL
SMC_I2CM1_SDA
SMC_UART0_RXD
SMC_UART0_TXD
SEP_SPI0_SCLK
SEP_SPI0_MISO
SEP_SPI0_MOSI
SEP_I2C_SCL
SEP_I2C_SDA
SPMI_SCLK
SPMI_SDATA
DWI_CLK
DWI_DO
CLK24M_OUT
NAND_SYS_CLK
AG3
AG2
AD38
AD36
A34
B34
AC36
AC38
AY16
AW16
AT20
AU20
AW19
AW15
AL6
NC
AM5
NC
AM4
AL2
CKPLUS_WAIVE=I2C_PULLUP
AM3
CKPLUS_WAIVE=I2C_PULLUP
AV21
AW20
AE36
NC
AF36
NC
AV19
BA20
IKTARA_TO_SMC_INT
PMU_TO_SEP_DOUBLE_CLICK_DET
SPMI_PMGR_TO_PMU_SCLK_RSPMI_PMGR_TO_PMU_SCLK
SPMI_PMU_BI_PMGR_SDATA
AP_TO_RACER_REF_CLK_R
AP_TO_NAND_SYS_CLK_R
I2C0_AP_SCL
I2C0_AP_SDA
I2C1_AP_SCL
I2C1_AP_SDA
I2C2_AP_SCL
I2C2_AP_SDA
I2C3_AP_SCL
I2C3_AP_SDA
I2C0_SMC_SCL
I2C0_SMC_SDA
I2C1_SMC_SCL
I2C1_SMC_SDA
I2C4_AP_SCL
I2C4_AP_SDA
49 46 20 10
49 46 20 10
I2C0_AP_SCL
I2C0_AP_SDA
D
AP I2C1
PP1V8_IO
R1410
2.2K
5%
1/32W
MF
01005
ROOM=SOC
AP I2C2
PP1V8_IO
R1420
2.2K
5%
1/32W
MF
01005
ROOM=SOC
1
2
1
2
R1411
2.2K
5%
1/32W
MF
01005
ROOM=SOC
R1421
2.2K
5%
1/32W
MF
01005
ROOM=SOC
1
2
1
2
OUT
BI
OUT
BI
OUT
BI
OUT
BI
OUT
BI
OUT
IN
IN
IN
50
29 28 27 17 16 14 10 8 7 6 5
49 46 20 10
49 46 20 10
49 33 10
49 33 10
49 33 10
50 10
50 10
50 42 10
50 42 10
50 47 23 22 21 10
50 47 23 22 21 10
48 10
48 10
47 4
49 33 10
I2C1_AP_SCL
I2C1_AP_SDA
29 28 27 17 16 14 10 8 7 6 5
I2C2_AP_SCL
50 10
I2C2_AP_SDA
50 10
43 35 34 32 30
43 35 34 32 30
AP I2C3
PP1V8_IO
R1430
2.2K
5%
1/32W
MF
01005
ROOM=SOC
1
2
R1431
2.2K
5%
1/32W
MF
01005
ROOM=SOC
1
2
C
10
10
29 28 27 17 16 14 10 8 7 6 5
20
IN
50 42 10
50 42 10
I2C3_AP_SCL
I2C3_AP_SDA
43 35 34 32 30
SMC I2C
48 47 46 38 22 20 17 14 12 10
R1482
0.00
BI
20 4
1/32W
01005
21
0%
MF
ROOM=SOC
OUT
20
50 47 23 22 21 10
50 47 23 22 21 10
I2C0_SMC_SCL
I2C0_SMC_SDA
48 47 46 38 22 20 17 14 12 10
R1481
0.00
0%
1/32W
MF
01005
ROOM=SOC
21
AP_TO_RACER_REF_CLK
OUT
50
I2C1_SMC_SCL
48 10
I2C1_SMC_SDA
48 10
R1480
0.00
0%
1/32W
MF
01005
ROOM=SOC
21
AP_TO_NAND_SYS_CLK
OUT
16
29 28 27 17 16 14 10 8 7 6 5
43 35 34 32 30
PP1V8_S2
50 49
PP1V8_S2
50 49
AP I2C4
PP1V8_IO
R1440
2.2K
5%
1/32W
MF
01005
ROOM=SOC
R1450
4.7K
5%
1/32W
MF
01005
ROOM=SOC
R1470
4.7K
5%
1/32W
MF
01005
ROOM=SOC
1
2
1
2
1
2
R1441
2.2K
5%
1/32W
MF
01005
ROOM=SOC
R1451
4.7K
5%
1/32W
MF
01005
ROOM=SOC
R1471
4.7K
5%
1/32W
MF
01005
ROOM=SOC
1
2
1
2
B
1
2
A
335S00234
REFERENCE DESIGNATOR(S)QTYDESCRIPTIONPART#
WLCSPU1490
1CRITICALCOMMON
TABLE_ALT_HEAD
PART NUMBER
335S00234
BOM_TABLE_ALTS
U1490U1490335S00233
COMMENTS:REF DESBOM OPTIONPART NUMBERALTERNATE FOR
TABLE_ALT_ITEM
BOM OPTIONCRITICAL
TABLE_5_HEAD
TABLE_5_ITEM
29 28 27 17 16 14 10 8 7 6 5
43 35 34 32 30
PP1V8_IO
1
C1490
0.47UF
20%
6.3V
2
X5R
01005
ROOM=SOC
SCL
VCC
U1490
WLCSP
OMIT_TABLE
VSS
ROOM=SOC
CRITICAL
B2A1
SDA
I2C4_AP_SCL
10
I2C4_AP_SDA
10
A2B1
I2C4_AP_SDA
I2C4_AP_SCL
10
10
SYNC_MASTER=test_mlb
PAGE TITLE
SYNC_DATE=10/17/2016
A
SOC: Serial
SIZE
D
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
354
2
BRANCH
evt-1
PAGE
26 OF 80
SHEET
16 OF 51
1
SIZE
D
DROOP_N
6
AP_TO_NAND_RESET_L
IN
Board trace <= 0.2Ohm
NAND_ZQ_C
NAND_ZQ_N
CKPLUS_WAIVE=MISS_P_DIFFPAIR
1
R2600
100
0.1%
1/32W
MF
01005
2
ROOM=NAND
1
R2601
300
0.1%
1/32
MF
01005
2
ROOM=NAND
L4
G10
K3
C10
RESET*
TRST*
ZQ_C
ZQ_N
A4
A2
A6
A8
A10
A12
B1
B13
C2
C12
D1
D11
D13
F1
F5
F7
F9
F11
F13
H1
H3
H5
H9
H11
H13
VSS
J10
K1
K5
K7
K13
L10
M1
M5
M7
M13
N4
N10
P1
P3
P7
P11
P13
R10
T1
T7
T9
T13
U2
U4
U6
U8
WP_N
U10
67
D
C
B
4.9A MAX
BUCK5BUCK6BUCK7BUCK8BUCK4
1.7A MAX
2.1A MAX
1.2A MAX1.2A MAX
BUCK9
1.2A MAX
42 19 14
(Place in TTS)
14 13 9 8 7 6
27 19
13
13
14
PP1V1_S2
1
C2745
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2744
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
PP0V8_SOC_FIXED_S1
PP1V25_S2
(Place Close to Ansel)
0.80V - 1.06V
PP_CPU_SRAM
0.80V - 0.92V
PP_GPU_SRAM
PP_DCS_S1
1
C2743
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2763
15UF
20%
6.3V
2
X5R
0402-0.1MM-1
ROOM=PMU
1
C2742
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2752
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2762
20%
6.3V
2
X5R
0402-0.1MM-1
ROOM=PMU
1
C2772
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2782
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2792
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2741
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2751
26UF
20%
4V10V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2761
15UF15UF
20%
6.3V
2
X5R
0402-0.1MM-1
ROOM=PMU
1
C2771
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2781
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2791
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2740
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2750
220PF
5%
2
C0G-CERM
01005
ROOM=PMU
1
C2760
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2770
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2780
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2790
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
678
L2740
1UH-20%-3.2A-0.06OHM
21
PIWA20160H-SM
ROOM=PMU
CRITICAL
L2741
0.47UH-20%-3.3A-0.053OHM
PIWA2012FE-SM
ROOM=PMU
OMIT
XW2740
SHORT-20L-0.05MM-SM
21
ROOM=PMU
L2750
1UH-20%-2.5A-0.052OHM
21
PIWA20160H-SM
ROOM=PMU
OMIT
XW2750
SHORT-20L-0.05MM-SM
21
ROOM=PMU
CRITICAL
L2760
1UH-20%-2.4A-0.06OHM
21
PIWA2016FE-SM
ROOM=PMU
OMIT
XW2760
SHORT-20L-0.05MM-SM
21
ROOM=PMU
L2770
1UH-20%-2.5A-0.052OHM
21
PIWA20160H-SM
ROOM=PMU
OMIT
XW2770
SHORT-20L-0.05MM-SM
21
ROOM=PMU
CRITICAL
L2780
1UH-20%-2.5A-0.078OHM
21
PIWA20120H-SM
ROOM=PMU
OMIT
XW2780
SHORT-20L-0.05MM-SM
21
ROOM=PMU
CRITICAL
L2790
1UH-20%-2.1A-0.1OHM
21
PIWA2012FE-SM
ROOM=PMU
OMIT
XW2790
SHORT-20L-0.05MM-SM
21
ROOM=PMU
BUCK4_LX0
21
BUCK4_LX1
BUCK4_FB
BUCK5_LX0
BUCK5_FB
BUCK6_LX0
BUCK6_FB
BUCK7_LX0
BUCK7_FB
BUCK8_LX0
BUCK8_FB
BUCK9_LX
BUCK9_FB
V11
W11
Y11
V9
W9
Y9
T8
V3
W3
Y3
T4
H1
H2
H4
W16
W17
W18
W14
A17
B17
E17
A6
B6
F4
BUCK4_LX0
BUCK4_LX1
BUCK4_FB
BUCK5_LX0
BUCK5_FB
BUCK6_LX0
BUCK6_FB
BUCK7_LX0
BUCK7_FB
BUCK8_LX0
BUCK8_FB
BUCK9_LX0
BUCK9_FB
U2700
D2422B0
WLCSP
SYM 2 OF 5
ROOM=PMU
CRITICAL
BUCK0_LX0
BUCK0_LX1
BUCK0_LX2
BUCK0_LX3
BUCK0_FB
BUCK1_LX0
BUCK1_LX1
BUCK1_LX2
BUCK1_LX3
BUCK1_FB
BUCK2_LX0
BUCK2_LX1
L17
L18
N16
N17
N18
R16
R17
R18
U16
U17
U18
R13
BUCK0_FB
A15
B15
A13
B13
C13
A11
B11
C11
A9
NC
B9
NC
C9
NC
F15
BUCK1_FB
V5
W5
Y5
V7
W7
Y7
BUCK0_LX0
BUCK0_LX1
BUCK0_LX2
BUCK0_LX3
BUCK1_LX0
BUCK1_LX1
BUCK1_LX2
BUCK2_LX0
BUCK2_LX1
CRITICAL
L2700
1UH-20%-3.2A-0.06OHM
21
PIWA20160H-SM
ROOM=PMU
CRITICAL
L2701
0.47UH-20%-3.3A-0.053OHM
21
PIWA2012FE-SM
ROOM=PMU
CRITICAL
L2702
0.1UH-20%-6.1A-0.031OHM
21
PINA1608-SM
ROOM=PMU
CRITICAL
L2703
0.1UH-20%-6.1A-0.031OHM
21
PINA1608-SM
ROOM=PMU
13
IN
CRITICAL
L2710
1UH-20%-3.6A-0.062OHM
21
0806
ROOM=PMU
L2711
0.47UH-20%-4A-0.048OHM
21
PIWA20120H-SM
ROOM=PMU
CRITICAL
CRITICAL
L2712
0.1UH-20%-7.2A-0.018OHM
21
PINA2012-SM
ROOM=PMU
13
IN
CRITICAL
L2720
1UH-20%-3.2A-0.06OHM
21
PIWA20160H-SM
ROOM=PMU
CRITICAL
L2721
0.47UH-20%-3.3A-0.053OHM
21
PIWA2012FE-SM
ROOM=PMU
3245
1
C2700
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2710
220PF26UF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2720
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2701
26UF
2
ROOM=PMU
1
C2706
26UF
2
ROOM=PMU
1
C2711
2
ROOM=PMU
1
C2716
26UF
2
ROOM=PMU
1
2
20%
4V
X5R
0402-0.1MM
20%
4V
X5R
0402-0.1MM
20%
4V
X5R
0402-0.1MM
20%
4V
X5R
0402-0.1MM
C2721
26UF
20%
4V
X5R
0402-0.1MM
ROOM=PMU
1
C2702
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2712
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2722
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2703
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2713
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2723
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2704
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2714
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2724
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
(Place in TTS)
1
C2705
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2715
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
0.625V - 1.06V
PP_CPU_PCORE
0.67V - 0.92V
1.03V for overdrive only
PP_GPU
0.67V/0.80V
PP_SOC_S1
13
1
13 4
13 4
13.8A MAX
BUCK0
13.8A MAX4.9A MAX
BUCK1
BUCK2
D
C
B
A
BUCK2_FB
BUCK3_LX0
BUCK3_FB
VBUCK3_SW
BUCK3_SW1
SWITCH OUTPUTS
BUCK3_SW2
BUCK3_SW3
T7
BUCK2_FB
F1
F2
G4
C1
C2
A2
B1
B2
D1
D2
BUCK3_LX0
BUCK3_FB
13
IN
L2730
1UH-20%-2.4A-0.06OHM
21
PIWA2016FE-SM
ROOM=PMU
OMIT
XW2730
SHORT-20L-0.05MM-SM
21
ROOM=PMU
PP1V8_TOUCH_RACER_S2
PP1V8_IO
PP1V8_IMU_S2
1
C2730
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
43 35 34
50 42
49 26 25
1
C2731
15UF
20%
6.3V
2
X5R
0402-0.1MM-1
ROOM=PMU
32 30 29 28 27 16 14 10 8 7 6 5
1
C2732
15UF
20%
6.3V
2
X5R
0402-0.1MM-1
ROOM=PMU
SYNC_MASTER=test_mlb
PAGE TITLE
SYSTEM POWER: PMU Bucks (1/4)
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
PP1V8_S2
50 49 48
DRAWING NUMBER
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
27 OF 80
SHEET
17 OF 51
47 46 38 22 20 14 12 10
1.7A MAX
BUCK3
SYNC_DATE=10/13/2016
SIZE
A
D
8
67
354
2
1
678
3245
1
D
C
45 43 42 41 34 31 27 23 21 19
50 46
PP_VDD_MAIN
1
C2854
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2859
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2850
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=PMU
1
C2855
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2860
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2851
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=PMU
1
C2856
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2861
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
19
IN
1
C2852
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=PMU
1
C2857
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2862
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
VDD_MAIN_SNS
1
C2858
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2863
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
P7
VDD_MAIN_SNS
E5
VDD_MAIN_1
K5
VDD_MAIN_2
R7
VDD_MAIN_3
U14
VDD_MAIN_4
L14
VDD_MAIN_5
F14
VDD_MAIN_6
M15
M16
M17
M18
T15
T16
T17
T18
A14
B14
C14
D14
VDD_BUCK0_01
VDD_BUCK0_23
VDD_BUCK1_01
U2700
D2422B0
WLCSP
SYM 3 OF 5
ROOM=PMU
BAT/USBBUCK INPUT
BUCK10_LX0
BUCK10_FB
BUCK11_LX0
BUCK11_LX1
A4
B4
E4
G17
G18
J17
J18
BUCK10_LX
BUCK10_FB
BUCK11_LX0
BUCK11_LX1
CRITICAL
L2800
1UH-20%-2.1A-0.1OHM
21
PIWA2012FE-SM
ROOM=PMU
OMIT
XW2800
SHORT-20L-0.05MM-SM
21
ROOM=PMU
CRITICAL
L2810
1UH-20%-3.2A-0.06OHM
21
PIWA20160H-SM
ROOM=PMU
CRITICAL
L2811
0.47UH-20%-4A-0.048OHM
21
PIWA20120H-SM
ROOM=PMU
1
C2800
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2810
220PF
5%
10V
2
C0G-CERM
01005
ROOM=PMU
1
C2801
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2811
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2802
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2812
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
1
C2813
26UF
20%
4V
2
X5R
0402-0.1MM
ROOM=PMU
PP0V6_VDDQL_S1
PP_CPU_ECORE
14
13
BUCK10
BUCK11
3.0A MAX1.2A MAX
D
C
1
C2864
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2865
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
1
C2866
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=PMU
A10
B10
C10
D10
V6
W6
Y6
E1
E2
V10
W10
Y10
V2
W2
Y2
VDD_BUCK1_23
VDD_BUCK2
VDD_BUCK3
VDD_BUCK4
VDD_BUCK5
BUCK11_FB
J15
BUCK11_FB
IN
20 13
B
J1
J2
Y15
Y16
Y17
B18
C18
A7
B7
A3
B3
H17
H18
VDD_BUCK6
B
VDD_BUCK7
VDD_BUCK8
VDD_BUCK9
VDD_BUCK10
VDD_BUCK11
A
8
SYNC_MASTER=test_mlbSYNC_DATE=10/13/2016
PAGE TITLE
A
SYSTEM POWER: PMU Bucks (2/4)
DRAWING NUMBER
051-02221
Apple Inc.
REVISION
9.0.0
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
67
354
2
BRANCH
evt-1
PAGE
30 OF 80
SHEET
20 OF 51
1
678
3245
1
D
Boost Enable Pull
PMU_TO_BOOST_EN
21 20
1
R3100
511K
1%
1/32W
MF
01005
2
ROOM=BOOST
D
C
50 47 23 22 10
45 43 42 41 34 31 27 23 19 18
50 46
PP_VDD_MAIN
1
C3190
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=BOOST
1
ROOM=BOOST
L3100
0.47UH-20%-4A-0.048OHM
PIWA20120H-SM
2
SYS_BOOST_LX
21 20
R3110
I2C0_SMC_SDAI2C0_SMC_SDA_BOOST
BI
39.2
1/32W
01005
ROOM=BOOST
21
1%
MF
50 47 23 22 10
PMU_TO_BOOST_EN
IN
I2C0_SMC_SCL
IN
BOOST
353S01124
A3
VIN
A4
C3
C4
A1
B2
C2
B1
C1
VIN
SW
SW
EN
SCL
SDA
VSEL
BYP*
U3100
SN61280E
CSP
ROOM=BOOST
CRITICAL
VOUT
VOUT
B3
B4
1
C3110
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=BOOST
1
C3111
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=BOOST
1
C3112
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=BOOST
1
C3113
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=BOOST
1
C3114
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=BOOST
1
C3115
220PF
5%
10V
2
C0G-CERM
01005
ROOM=BOOST
When VDD_MAIN < 3.4, boosts to 3.4
Otherwise tracks VDD_MAIN
PP_VDD_BOOST
50 38 34 27 19
C
B
50 28 20 12 8
AP_TO_MANY_BSYNC
IN
A2
GPIO
PGND
D3
D2
D4
AGND
D1
B
A
8
SYNC_MASTER=test_mlb
PAGE TITLE
SYNC_DATE=10/13/2016
A
SYSTEM POWER: Boost
DRAWING NUMBER
051-02221
Apple Inc.
REVISION
9.0.0
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
67
354
2
BRANCH
evt-1
PAGE
31 OF 80
SHEET
21 OF 51
1
SIZE
D
678
3245
1
D
C
23
VBATT_SENSE
OUT
BATTERY CONNECTOR
Rcpt: 516S00232
Plug: 516S00233
XW3200
SHORT-20L-0.05MM-SM
21
ROOM=B2B_BATTERY
PLACE_NEAR=J3200:2mm
NO_XNET_CONNECTION=1
<-- This one on MLB
J3200
B2B-BATT-RCPT
F-ST-SM
9
65
I2C0_SMC_BI_GG_SDA_CONN
CKPLUS_WAIVE=I2C_PULLUP
Gas gauge I2C level translator
Q3200
RV1C002UN
ROOM=B2B_BATTERY
CRITICAL
SM
SYM_VER_1
G
1
S
2
D
3
I2C0_SMC_BI_GG_SDA
1
C3202
56PF
5%
25V
2
NP0-C0G-CERM
01005
ROOM=B2B_BATTERY
R3202
33
21
5%
1/32W
MF
01005
ROOM=B2B_BATTERY
I2C0_SMC_SDA
D
BI
50 47 23 21 10
C
50 23
PP_BATT_VCC
1
C3292
56PF
5%
25V
2
NP0-C0G-CERM
01005
ROOM=B2B_BATTERY
1
C3293
330PF
10%
16V
2
CER-X7R
01005
ROOM=B2B_BATTERY
1
C3294
220PF
10%
10V
2
X7R-CERM
01005
ROOM=B2B_BATTERY
1
2
10
ROOM=B2B_BATTERY
3
4
87
1
G
PP1V8_S2
50
49 48 47 46 38 20 17 14 12 10
R3201
I2C0_SMC_TO_GG_SCL_CONN
CKPLUS_WAIVE=I2C_PULLUP
3
D
Q3201
RV1C002UN
SM
ROOM=B2B_BATTERY
CRITICAL
S
SYM_VER_1
2
I2C0_SMC_TO_GG_SCL
1
C3201
56PF
5%
25V
2
NP0-C0G-CERM
01005
ROOM=B2B_BATTERY
33
21
5%
1/32W
MF
01005
ROOM=B2B_BATTERY
I2C0_SMC_SCL
IN
50 47 23 21 10
B
B
A
8
SYNC_MASTER=test_mlb
PAGE TITLE
SYNC_DATE=10/13/2016
A
SYSTEM POWER: B2B Battery
DRAWING NUMBER
051-02221
Apple Inc.
REVISION
9.0.0
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
67
354
2
SYSTEM POWER: Charger
DRAWING NUMBER
051-02221
Apple Inc.
REVISION
9.0.0
BRANCH
evt-1
PAGE
33 OF 80
SHEET
23 OF 51
1
SYNC_DATE=10/13/2016
SIZE
A
D
678
3245
1
D
D
C
C
Iktara Components on MLB Bottom
B
B
A
8
A
PAGE TITLE
SYSTEM POWER: Iktara
DRAWING NUMBER
051-02221
Apple Inc.
REVISION
9.0.0
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
67
354
2
BRANCH
evt-1
PAGE
34 OF 80
SHEET
24 OF 51
1
SIZE
D
678
3245
1
Cyclone + Button Connnector
D
Cyclone Filtering
IKTARA_COIL2
50
MAKE_BASE=TRUE
1
C3500
220PF
2%
50V
2
C0G
0201
ROOM=B2B_BUTTON
1
C3501
220PF
2%
50V
2
C0G
0201
ROOM=B2B_BUTTON
IKTARA_COIL2
25
BUTTON_VOL_DOWN_CONN_L
25
IKTARA_COIL2
25
BUTTON_VOL_UP_CONN_L
25
BUTTON_RINGER_A_CONN
25
IKTARA_COIL1
25
PP1V8_IMU_COMPASS_BTN_CONN
25
Rcpt: 516S00289
Plug: 516S00290
<-- This one on MLB
J3500
AA36D-S04VA1
F-ST-SM
PWR
PWR
ROOM=B2B_BUTTON
109
65
21
43
87
1211
COMPASS_TO_AOP_INT_BTN_CONN
I2C1_AOP_TO_COMPASS_SCL_BTN_CONN
I2C1_AOP_BI_COMPASS_SDA_BTN_CONN
25
25
25
D
C
50
IKTARA_COIL1
MAKE_BASE=TRUE
BUTTONS
20
BUTTON_RINGER_A
OUT
1
C3510
220PF
2%
50V
2
C0G
0201
ROOM=B2B_BUTTON
C3520
27PF
6.3V
NP0-C0G
0201
ROOM=B2B_BUTTON
5%
1
C3511
220PF
2%
50V
2
C0G
0201
ROOM=B2B_BUTTON
IKTARA_COIL1
25
C
R3520
100
21
1
2
5%
1/32W
MF
01005
ROOM=B2B_BUTTON
1
DZ3520
0201
5.5V-6.2PF
ROOM=B2B_BUTTON
2
BUTTON_RINGER_A_CONN
25
B
20
20
BUTTON_VOL_DOWN_L
OUT
5%
10V
5%
10V
1
2
1
2
BUTTON_VOL_UP_L
OUT
C3530
220PF
C0G-CERM
ROOM=B2B_BUTTON
C3540
220PF
C0G-CERM
ROOM=B2B_BUTTON
01005
01005
Compass (Button Flex Location)
R3530
100
5%
1/32W
MF
01005
ROOM=B2B_BUTTON
R3540
100
5%
1/32W
MF
01005
ROOM=B2B_BUTTON
21
1
DZ3530
12V-33PF
01005-1
ROOM=B2B_BUTTON
2
21
1
DZ3540
12V-33PF
01005-1
2
ROOM=B2B_BUTTON
BUTTON_VOL_DOWN_CONN_L
BUTTON_VOL_UP_CONN_L
25
25
B
A
49 26 17
50 49 41 12 4
50 49 41 12 4
49 12 4
PP1V8_IMU_S2
I2C1_AOP_SCL
IN
I2C1_AOP_SDA
BI
COMPASS_TO_AOP_INT
OUT
FL3550
150OHM-25%-200MA-0.7DCR
21
01005
ROOM=B2B_DOCK
R3551
0.00
21
0%
1/32W
MF
01005
ROOM=B2B_DOCK
R3552
0.00
21
0%
1/32W
MF
01005
ROOM=B2B_DOCK
FL3553
150OHM-25%-200MA-0.7DCR
21
01005
ROOM=B2B_DOCK
1
C3550
220PF
5%
10V
2
C0G-CERM
01005
ROOM=B2B_DOCK
1
C3551
56PF
5%
25V
2
NP0-C0G-CERM
01005
ROOM=B2B_DOCK
1
C3552
56PF
5%
25V
2
NP0-C0G-CERM
01005
ROOM=B2B_DOCK
1
C3553
220PF
5%
10V
2
C0G-CERM
01005
ROOM=B2B_DOCK
PP1V8_IMU_COMPASS_BTN_CONN
I2C1_AOP_TO_COMPASS_SCL_BTN_CONN
CKPLUS_WAIVE=I2C_PULLUP
I2C1_AOP_BI_COMPASS_SDA_BTN_CONN
CKPLUS_WAIVE=I2C_PULLUP
COMPASS_TO_AOP_INT_BTN_CONN
25
25
25
25
PAGE TITLE
SYSTEM POWER: B2B Cyclone + Button
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
DRAWING NUMBER
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
35 OF 80
SHEET
25 OF 51
SYNC_DATE=10/13/2016SYNC_MASTER=test_mlb
SIZE
D
A
8
67
354
2
1
678
3245
1
D
C
12
12 4
12 4
Graphite - Accel & Gyro
APN: 338S00304
49 26 25 17
SPI_AOP_TO_ACCEL_GYRO_CS_L
IN
ACCEL_GYRO_TO_AOP_DATARDY
OUT
ACCEL_GYRO_TO_AOP_INT
OUT
PP1V8_IMU_S2
100K
5%
1/32W
MF
01005
1
2
R3601
ROOM=CARBON
5
CSB
15
SM
INT
7
MOTION_INT
16
VDD
CRITICAL
U3600
BMI262BB
LGA
ROOM=CARBON
1
VDDIO
SCLK
MOSI
MISO
D
Magnesium - Compass
(On Dock or Button Flex)
PP1V8_IMU_S2
OMIT_TABLE
1
C3600
0.1UF
20%
6.3V
2
X5R-CERM
01005
ROOM=CARBON
2
3
46
SPI_AOP_TO_IMU_SCLK
SPI_AOP_TO_IMU_MOSI
SPI_IMU_TO_AOP_MISO
1
C3601
0.1UF
20%
6.3V
2
X5R-CERM
01005
ROOM=CARBON
1
C3602
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CARBON
IN
IN
OUT
26 12 4
26 12 4
26 12 4
49 26 25 17
C
GND
8
GND
9
GND
10
GND
11
GND
12
GND
GND
14
13
CARBON_REGOUT
1
R3600
0.00
0%
1/32W
MF
01005
2
ROOM=CARBON
B
A
26 12 4
26 12 4
12
IN
SPI_AOP_TO_IMU_SCLK
IN
SPI_AOP_TO_PHOSPHORUS_CS_L
IN
PP1V8_IMU_S2
100K
5%
1/32W
MF
01005
1
2
R3620
ROOM=CARBON
8
VDDIO
VDD
U3620
BMP284AA
SDISDO
4
SCK
2
CS*
LGA
CRITICAL
GND
1
B
Phosphorus
BOSCH (APN:338S00188)
ST (APN:338S00230)
PP1V8_IMU_S2
OMIT_TABLE
1
C3620
0.1UF
20%
6.3V
2
X5R-CERM
01005
ROOM=PHOSPHORUS
6
ROOM=PHOSPHORUS
SPI_IMU_TO_AOP_MISOSPI_AOP_TO_IMU_MOSI
PHOSPHORUS_TO_AOP_INT
IRQ
53
7
1
C3622
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=PHOSPHORUS
OUT
OUT
26 12 4
12 4
49 26 25 17 49 26 25 17
SYNC_MASTER=test_mlb
PAGE TITLE
SYNC_DATE=10/13/2016
A
SENSORS
SIZE
D
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
DRAWING NUMBER
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
36 OF 80
SHEET
26 OF 51
8
67
354
2
1
678
3245
1
Camera PMU
D
45 43 42 41 34 31 23 21 19 18
50 46
PP_VDD_MAIN
1
C3790
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=CAM_PMU
See 2831115 for C3791 removal
J7
VDD_BUCK9
J8
VDD_BUCK9
C5
VDD_MAIN
E2
VDD_MAIN
G4
VDD_MAIN
VCC MAIN
CRITICAL
U3700
D2462
WLCSP
SYM 1 OF 4
ROOM=CAM_PMU
BUCKS
BUCK9_LX0
BUCK9_LX0
BUCK9_FB
H7
H8
H5
CRITICAL
L3700
1UH-20%-2.5A-0.078OHM
CAMPMU_BUCK_LX0PP2V85_VAR_CAM_VCM_PVDD
PIWA20120H-SM
ROOM=CAM_PMU
XW3700
SHORT-20L-0.05MM-SM
CAMPMU_BUCK_FB
ROOM=CAM_PMU
OMIT
21
1
C3700
18UF
20%
6.3V
2
CER-X5R
21
0402-0.1MM
ROOM=CAM_PMU
1
C3701
18UF
20%
6.3V
2
CER-X5R
0402-0.1MM
ROOM=CAM_PMU
1
C3702
330PF
10%
16V
2
CER-X7R
01005
ROOM=CAM_PMU
D
29
C
50 38 34 21 19
19 17
PP_VDD_BOOST
PP1V25_S2
1
C3795
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=CAM_PMU
1
C3797
4UF
20%
4V
2
X5R
0201
ROOM=CAM_PMU
1
C3796
4UF
20%
6.3V
2
CERM-X5R
0201
ROOM=CAM_PMU
1
C3798
4UF
20%
4V
2
X5R
0201
ROOM=CAM_PMU
A1
VDD_LDO4_17
H2
VDD_LDO9
B6
VDD_LDO10
B5
VDD_LDO15
A2
VDD_LDO4_17
B4
VDD_LDO18
U3700
D2462
WLCSP
SYM 2 OF 4
LDO OUTPUTLDO INPUT
VLDO4
VLDO9
VLDO10
VLDO15
VLDO17
VLDO18
B2
J2
A6
A5
B1
A4
1
C3704
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
OMIT_TABLE
1
C3710
10UF
20%
10V
2
X5R-CERM
0402-0.1MM
ROOM=CAM_PMU
1
C3709
2.2UF2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
1
C3715
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
PP2V85_FCAM_AVDD
PP_CAM_WIDE_ADC
PP1V1_FCAM_DVDD
32
29
32
PP2V85_CAM_TELE_AVDD
PP1V1_CAM_WIDE_DVDD
29
C
PP1V1_CAM_TELE_JULIET_DVDD
Q3700
DMN1017UCP3
X3-DSN1010-3
D
2
S
3
G
ROOM=CAM_PMU
1
CRITICAL
CAMPMU_TELE_DVDD_DISABLE_L
35 30
PP1V1_CAM_TELE_DVDD
35
30
28
IN
B
For GPIO pullups only
30 29 28 17 16 14 10 8 7 6 5
43 35 34 32
PP1V8_IO
B3
VDD_LDO19
A7
VDD_LDO20_21
A8
VDD_LDO20_21
H1
VDD_LDO22
H3
VBUCK3
VLDO19
VLDO20
VLDO21
VLDO22
BUCK3_SW1
A3
B8
B7
G1
J3
NC
1
C3717
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
1
C3719
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
1
C3721
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
1
C3718
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
1
C3720
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
1
C3722
2.2UF
20%
6.3V
2
X5R-CERM
0201
ROOM=CAM_PMU
PP1V8_HAWKING
PP2V85_CAM_WIDE_AVDD
33
29
PP3V3_SVDD
PP_CAM_TELE_ADC
30
B
35 30 29 28
A
NC
J4
VPUMP
SW OUTPUTSW INPUT
ON_BUF
F2
CAMPMU_ON_BUF
ROOM=CAM_PMU
C3750
0.22UF
20%
6.3V
X5R
01005
1
2
SYNC_DATE=10/13/2016SYNC_MASTER=test_mlb
PAGE TITLE
A
CAMERA: PMU (1/2)
SIZE
D
Apple Inc.
NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING:
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED
DRAWING NUMBER
051-02221
REVISION
9.0.0
BRANCH
evt-1
PAGE
37 OF 80
SHEET
27 OF 51
8
67
354
2
1
Loading...
+ 65 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.