FEATURES
Automatically Senses Sample Frequencies
No Programming Required
Attenuates Sample Clock Jitter
3.3 V–5 V Input and 3.3 V Core Supply Voltages
Accepts 16-/18-/20-/24-Bit Data
Up to 192 kHz Sample Rate
Input/Output Sample Ratios from 7.75:1 to 1:8
Bypass Mode
Multiple AD1896 TDM Daisy-Chain Mode
Multiple AD1896 Matched-Phase Mode
142 dB Signal-to-Noise and Dynamic Range
(A-Weighted, 20 Hz–20 kHz BW)
Up to –133 dB THD + N
Linear Phase FIR Filter
Hardware Controllable Soft Mute
Supports 256 f
Clock
Flexible Three-Wire Serial Data Port with Left-Justified,
2
S, Right-Justified (16-,18-, 20-, 24-Bits), and TDM
I
Serial Port Modes
Master/Slave Input and Output Modes
28-Lead SSOP Plastic Package
APPLICATIONS
Home Theater Systems, Studio Digital Mixers, Auto-
motive Audio Systems, DVD, Set-Top Boxes, Digital
Audio Effects Processors, Studio-to-Transmitter
Links, Digital Audio Broadcast Equipment, Digital
Tape Varispeed Applications
PRODUCT OVERVIEW
The AD1896 is a 24-bit, high-performance, single-chip, secondgeneration asynchronous sample rate converter. Based upon
Analog Devices Inc. experience with its first asynchronous
sample rate converter, the AD1890, the AD1896 offers improved
performance and additional features. This improved performance
includes a THD + N range of –117 dB to –133 dB depending
on sample rate and input frequency, 142 dB (A-Weighted)
dynamic range, 192 kHz sampling frequencies for both input and
output sample rates, improved jitter rejection, and 1:8 upsampling
and 7.75:1 downsampling ratios. Additional features include
more serial formats, a bypass mode, better interfacing to digital
signal processors, and a matched phase mode.
The AD1896 has a 3-wire interface for the serial input and
output ports that supports left-justified, I
(16-, 18-, 20-, 24-bit) modes. Additionally, the serial output
*Patents pending.
, 512 fS or 768 fS Master Mode
S
2
S, and right-justified
Sample Rate Converter
AD1896*
FUNCTIONAL BLOCK DIAGRAM
IN
VDD_CORE
AD1896
SERIAL
OUTPUT
(Continued on page 15)
SDATA_O
SCLK_O
LRCLK_O
TDM_IN
SMODE_O_0
SMODE_O_1
WLNGTH_O_0
WLNGTH_O_1
, 512 × fS and
S
20
MUTE_I
SDATA_I
SCLK_I
LRCLK_I
SMODE_IN_0
SMODE_IN_1
SMODE_IN_2
BYPASS
MUTE_O
MCLK_I
MCLK_O
GRPDLYSVDD_IO
SERIAL
INPUT
CLOCK DIVIDER
MSMODE_0
RESET
FIFO
DIGITAL
PLL
MSMODE_2
MSMODE_1
FS
OUT
FS
FIR
FILTER
ROM
port supports TDM mode for daisy chaining multiple AD1896’s to
a digital signal processor. The serial output data is dithered down
to 20, 18 or 16 bits when 20-, 18- or 16-bit output data is selected.
The AD1896 sample rate converts the data from the serial input
port to the sample rate of the serial output port. The sample rate
at the serial input port can be asynchronous with respect to the
output sample rate of the output serial port. The master clock to
the AD1896, MCLK, can be asynchronous to both the serial
input and output ports.
MCLK can either be generated off-chip or on-chip by the AD1896
master clock oscillator. Since MCLK can be asynchronous to the
input or output serial ports, a crystal can be used to generate
MCLK internally to reduce noise and EMI emissions on the
board. When MCLK is synchronous to either the output or input
serial port, the AD1896 can be configured in a master mode where
MCLK is divided down and used to generate the left/right
and bit clocks for the serial port that is synchronous to MCLK.
The AD1896 supports master modes of 256 × f
768 × f
Conceptually, the AD1896 interpolates the serial input data by
a rate of 2
for both input and output serial ports.
S
20
and samples the interpolated data stream by the
output sample rate. In practice, a 64-tap FIR filter with 2
polyphases, a FIFO, a digital servo loop that measures the time
difference between input and output samples within 5 ps, and a
digital circuit to track the sample rate ratio are used to perform
the interpolation and output sampling. Refer to the Theory of
Operation section. The digital servo loop and sample rate ratio
circuit automatically track the input and output sample rates.
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices.
Ambient Temperature25°C
Input Clock30.0 MHz
Input Signal1.000 kHz, 0 dBFS
Measurement Bandwidth20 to f
Word Width24 Bits
Load Capacitance50 pF
Input Voltage HI2.4 V
Input Voltage LO0.8 V
Specifications subject to change without notice.
DIGITAL PERFORMANCE (VDD_CORE = 3.3 V 5%, VDD_IO = 5.0 V 10%)
LRCLK_I Setup to SCLK_I8ns
SCLK_I Pulsewidth High8ns
SCLK_I Pulsewidth Low8ns
SDATA_I Setup to SCLK_I Rising Edge8ns
SDATA_I Hold from SCLK_I Rising Edge3ns
Output Serial Port Timing
t
TDMS
t
TDMH
t
DOPD
t
DOH
t
LROS
t
LROH
t
SOH
t
SOL
t
RSTL
NOTES
1
Refer to Timing Diagram Section.
2
The maximum possible sample rate is: FS
3
f
of up to 34 MHz is possible under the following conditions: 0°C < TA < 70°C, 45/55 or better MCLK_I duty cycle.
MCLK
Specifications subject to change without notice.
TDM_IN Setup to SCLK_O Falling Edge3ns
TDM_IN Hold from SCLK_O Falling Edge3ns
SDATA_O Propagation Delay from SCLK_O, LRCLK_O20ns
SDATA_O Hold from SCLK_O3ns
LRCLK_O Setup to SCLK_O (TDM Mode Only)5ns
LRCLK_O Hold from SCLK_O (TDM Mode Only)3ns
SCLK_O Pulsewidth High10ns
SCLK_O Pulsewidth Low5ns
RESET Pulsewidth LO200ns
= f
MCLK
/138.
MAX
2, 3
AD1896
MHz
TIMING DIAGRAMS
LRCLK_I
t
t
t
DOH
SIH
SOH
t
SIL
t
SOL
SCLK
SDATA
LRCLK
SCLK
SDATA
LRCLK
SCLK
TDM
t
LRIS
I
t
DIS
I
t
DIH
O
O
t
DOPD
O
t
O
O
IN
LROS
t
TDMS
t
LROH
t
TDMH
Figure 1. Input and Output Serial Port Timing (SCLK I/O,
LRCLK I/O, SDATA I/O, TDM_IN)
MCLK I
RESET
t
RSTL
Figure 2.
t
MPWH
RESET
t
MPWL
Timing
Figure 3. MCLK_I Timing
REV. 0
–3–
AD1896–SPECIFICATIONS
DIGITAL FILTERS (VDD_CORE = 3.3 V 5%, VDD_IO = 5.0 V 10%)
ParameterMinTypMaxUnit
Passband0.4535 f
S_OUT
Passband Ripple±0.016dB
Transition Band0.4535 f
Stop Band0.5465 f
S_OUT
S_OUT
0.5465 f
S_OUT
Stop Band Attenuation–125dB
Group DelayRefer to the Group Delay Equations Section
Specifications subject to change without notice.
DIGITAL I/O CHARACTERISTICS (VDD_CORE = 3.3 V 5%, VDD_IO = 5.0 V 10%)
ParameterMinTypMaxUnit
Input Voltage HI (V
Input Voltage LO (V
Input Leakage (I
Input Leakage (I
Input Leakage (I
Input Leakage (I
)2.4
IH
)0.8V
IL
@ VIH = 5 V)
IH
@ VIL = 0 V)
IL
@ VIH = 5 V)
IH
@ VIL = 0 V)
IL
1
1
2
2
+2µA
–2µA
+150µA
–150µA
Input Capacitance510pF
Output Voltage HI (V
Output Voltage LO (V
Output Source Current HI (I
*Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect device reliability.
AD1896YRS–40°C to +105°C28-Lead SSOPRS-28
AD1896YRSRL–40°C to +105°C28-Lead SSOPRS-28 on 13" Reel
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although
the AD1896 features proprietary ESD protection circuitry, permanent damage may occur on
devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are
recommended to avoid performance degradation or loss of functionality.
REV. 0
–5–
AD1896
PIN FUNCTION DESCRIPTIONS
Pin No.IN/OUTMnemonicDescription
1INGRPDLYSGroup Delay HI = Short, LO = Long
2INMCLK_INMaster Clock or Crystal Input
3OUTMCLK_OUTMaster Clock Output or Crystal Output
4INSDATA_IInput Serial Data (at Input Sample Rate)
5IN/OUTSCLK_IMaster/Slave Input Serial Bit Clock
6IN/OUTLRCLK_IMaster/Slave Input Left/Right Clock
7INVDD_IO3.3 V/5 V Input/Output Digital Supply Pin
8INDGNDDigital Ground Pin
9INBYPASSASRC Bypass Mode, Active High
10INSMODE_IN_0Input Port Serial Interface Mode Select Pin 0
11INSMODE_IN_1Input Port Serial Interface Mode Select Pin 1
12INSMODE_IN_2Input Port Serial Interface Mode Select Pin 2
13INRESETReset Pin, Active Low
14INMUTE_INMute Input Pin— Active HI Normally Connected to MUTE_OUT
15OUTMUTE_OUTOutput Mute Control – Active HI
16INWLNGTH_OUT_1Hardware Selectable Output Wordlength—Select Pin 1
17INWLNGTH_OUT_0Hardware Selectable Output Wordlength—Select Pin 0
18INSMODE_OUT_1Output Port Serial Interface Mode Select Pin 1
19INSMODE_OUT_0Output Port Serial Interface Mode Select Pin 0
20INTDM_INSerial Data Input* (only for Daisy Chain Mode). Ground when not used.
21INDGNDDigital Ground Pin
22INVDD_CORE3.3 V Digital Supply Pin
23OUTSDATA_OOutput Serial Data (at Output Sample Rate)
24IN/OUTLRCLK_OMaster/Slave Output Left/Right Clock
25IN/OUTSCLK_OMaster/Slave Output Serial Bit Clock
26INMMODE_0Master/Slave Clock Ratio Mode Select Pin 0
27INMMODE_1Master/Slave Clock Ratio Mode Select Pin 1
28INMMODE_2Master/Slave Clock Ratio Mode Select Pin 2
*Also used to input matched-phase mode data.
GRPDLYS
MCLK_IN
MCLK_OUT
SDATA_I
SCLK_I
LRCLK_I
VDD_IO
DGND
BYPASS
SMODE_IN_0
SMODE_IN_1
SMODE_IN_2
RESET
MUTE_IN
PIN CONFIGURATION
1
2
3
4
AD1896
TOP VIEW
5
(NOT TO SCALE
6
7
8
9
10
11
12
13
14
28
MMODE_2
27
MMODE_1
26
MMODE_0
25
SCLK_O
24
LRCLK_O
)
23
SDATA_O
22
VDD_CORE
21
DGND
TDM_IN
20
19
SMODE_OUT_0
18
SMODE_OUT_1
17
WLNGTH_OUT_0
16
WLNGTH_OUT_1
15
MUTE_OUT
–6–
REV. 0
–200
0
–180
–160
–140
–120
–100
–80
–60
–40
–20
109020304050607080
FREQUENCY – kHz
dBFS
–20
–40
–60
–80
–100
dBFS
–120
–140
–160
–180
–200
0
2.522.55.07.5 10.0 12.5 15.0 17.5 20.0
FREQUENCY – kHz