TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q
10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH
SERIAL CONTROL AND 11 ANALOG INPUTS
SLAS052E – MARCH 1992 – OCTOBER 1998
8
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
†
Supply voltage range, V
CC
(see Note 1) –0.5 V to 6.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, V
I
–0.3 V to VCC + 0.3 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output voltage range, V
O
–0.3 V to VCC + 0.3 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Positive reference voltage, V
ref+
V
CC
+ 0.1 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Negative reference voltage, V
ref–
–0.1 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Peak input current (any input) ±20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Peak total input current (all inputs) ±30 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Operating free-air temperature range, T
A
: TLC1542C, TLC1543C 0°C to 70°C. . . . . . . . . . . . . . . . . . . . . . .
TLC1542I, TLC1543I –40°C to 85°C. . . . . . . . . . . . . . . . . . . . . . . .
TLC1542Q, TLC1543Q –40°C to 125°C. . . . . . . . . . . . . . . . . . . . .
TLC1542M –55°C to 125°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, T
stg
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds 260°C. . . . . . . . . . . . . . . . . . . . . . . . . . . .
†
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to digital ground with REF– and GND wired together (unless otherwise noted).
recommended operating conditions
MIN NOM MAX UNIT
Supply voltage, V
CC
4.5 5 5.5 V
Positive reference voltage, V
ref+
(see Note 2) V
CC
V
Negative reference voltage, V
ref–
(see Note 2) 0 V
Differential reference voltage, V
ref+
– V
ref–
(see Note 2) 2.5 V
CCVCC
+0.2 V
Analog input voltage (see Note 2) 0 V
CC
V
High-level control input voltage, V
IH
VCC = 4.5 V to 5.5 V 2 V
Low-level control input voltage, V
IL
VCC = 4.5 V to 5.5 V 0.8 V
Setup time, address bits at data input before I/O CLOCK↑, t
su(A)
(see Figure 4) 100 ns
Hold time, address bits after I/O CLOCK↑, t
h(A)
(see Figure 4) 0 ns
Hold time, CS low after last I/O CLOCK↓, t
h(CS)
(see Figure 5) 0 ns
Setup time, CS low before clocking in first address bit, t
su(CS)
(see Note 3 and Figure 5) 1.425 µs
Clock frequency at I/O CLOCK (see Note 4) 0 2.1 MHz
Pulse duration, I/O CLOCK high, t
wH(I/O)
190 ns
Pulse duration, I/O CLOCK low, t
wL(I/O)
190 ns
Transition time, I/O CLOCK, t
t(I/O)
(see Note 5 and Figure 6) 1 µs
Transition time, ADDRESS and CS, t
t(CS)
10 µs
TLC1542C, TLC1543C 0 70
TLC1542M –55 125
NOTES: 2. Analog input voltages greater than that applied to REF+ convert as all ones (1 111111111), while input voltages less than that applied
to REF– convert as all zeros (0000000000). The device is functional with reference voltages down to 1 V (V
ref+
– V
ref–
); however,
the electrical specifications are no longer applicable.
3. To minimize errors caused by noise at CS
, the internal circuitry waits for a setup time plus two falling edges of the internal system
clock after CS
↓ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the
minimum CS
setup time has elapsed.
4. For 1 1- to 16-bit transfers, after the tenth I/O CLOCK falling edge (≤ 2 V) at least 1 I/O CLOCK rising edge (≥ 2 V) must occur within
9.5 µs.
5. This is the time required for the clock input signal to fall from VIHmin to VILmax or to rise from VILmax to VIHmin. In the vicinity of
normal room temperature, the devices function with input clock transition time as slow as 1 µs for remote data-acquisition
applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.