Primare CD31_MKII SERVICE MANUAL

Page 1
PRIMARE
CD31 MKII
Service Manual
Page 2
1. Schematics and Pcb.
Confidential !
This document is not allowed to show for third part without written permission from Primare Systems AB. This document is subject to change without notice.
Author:
Bjorn Holmqvist Primare AB
Page 3
5
VFD_MOUDLEVFD
VDD
DATA
GND
BUSY
CLK
D D
D5V
+
4C2
4C1
104
47uF
12345
RESET
6
D5V
4R4
OPEN
4R3 OPEN
4
LED1 KG25 00
A1
K1
2
1
D5V
D5VD5V
4R2
OPEN
4R1
OPEN
VFD_RST SCL VFD_BUSY SDA
4R22 820
3
LED2 KG25 00
A2
K2
4
3
K2
A1
K1
3
2
1
4R23 820 4R24 820
LED3 KG2500
A2
4
K2
A1
K1
3
2
1
LED4 KG2500
A2
4
1
A1
K1
2
4R25 820
2
LED5 KG2500
A2
K2
4
3
K1
1
4R26 820
K2
A1
3
2
LED6 KG2500
A2
4
1
A1
K1
2
4R27 820
A2
K2
4
3
1
P5V
P12
P13
P14
VFD_BUSY SCL
SPI_CS SPI_CLK SPI_DATA
1234567891011
P8P7P6P5P4P3P2
ADR
CEXT
4U1
SAA1064T
P15
P16
SDA
SCL
P5V
1
LD
2
CLK
9
Q7
10
DIN
15
/CE
7
/Q7
4U4
74HC165
P33V
4R7 4K7
VFD_BUSY SCL SDA
JP1
5 4 3 2 1
HEADER 5
16
D7
VCC
D6 D5 D4 D3 D2 D1
D0
GND
8
4R19
4K7
6 5 4 3 14
13 12 11
+
4C5
47uF
P5V
4R20
4K7
P5VP5V
4C6 104
D5V
4C18 104
4R21 10
CTRL
4C17 104
4R18
4R15
4R16
4K7
4K14K64K5
4K4
P5V
4C10
104
4R17
4K7
4K7
4K7
POWER_ISP
4K2
4K3
P5V
P5V
+
4C14
4C13
104
47uF
P5V
P5V
+
4C15
4C16
10 4
47uF
文件编号:
拟制:
主机型号:
CD31 MKII
文件名称:
2
审核:
前控板原理图
1
硬件版本:
页次:日期:
2006-06
1/1
1213
P1
MX1
VEEVCC
P5V
P5V
12
+
4C9 47uF
4U3
P89LPC932A1
IR_IN
P_SDA
IR_INPUT
2
1A
3
1B
5
2A
6
2B
11
3A
10
3B
14
4A
13
4B
1
A/B
15
G
74ACT257
4
4U5
P33V
10 11
5 6 7 8 9
VCC GND
1Y 2Y
3Y 4Y
P1.6 RST VSS XT1 XT2 INT1 SDA
P_SCL
4 7
9 12 16
8
123
4
P2.0
P2.1
P0.0
P1.7
P2.7
SCL
MOSI
MISOSSSPICLK
12131415161718
SPI_DATA
SPI_CS
SPI_CLK
P5V
P5V
4R9 4K7
P5V
P33V
4R5
4R6
4K7
4K7
LED_SCL
LED_SDA
262728
P0.1
P2.6
P0.2 P0.3 P0.4 P0.5 VDD P0.6 P0.7
RXD
TXD
TXD
RXD
P33V
25 24 23 22 21
20 19
IR2IR_SEL
4R13 4K7
POWER_ISP
IR_SEL
P5V
4R8 4K7
IR_IN P_SDA SDA
P_SCL TXD RXD IR2
3
4C9
10U/16V
4R10 10K
P5V
P33V
P5V
+
4R11 4K7
12
+
4C8
47uF
P33V
+
4C4
4C3
104
47uF
5
C C
B B
A A
3 2
IN OUT
4R12
4K7
4Q1
2SC1815
4U2
GP1807
123
4U6 APL1117
GND
1
4Y1 4MHz
4C11
27P
IR2
4C12
27P
4Q2 2SA1015
4R14 4K7
HEADER 7X2
1 2 3 4
5 6 7 8 9 10 11 12 13 14
4JP2
MX2P9P10
P11
1415161718192021222324
CTRL
Page 4
5
4
3
2
1
VFD
MN140 16B
D D
+35V
C16
4.7uF
VFD_V33
R22 4K7 R23 4K7
R24 4K7 R25 4K7
C C
B B
R3 4K7
Q1
2N3904
R31 1M
C17
F-F-F-
123
104
VSS
VDD2
78910111213
6
L5
FBSMT
VFD_SI VFD_CK
VFD_LAT VFD_BK
Y1
C1
12MHzC222P
22P
R2 4K7
VSS
10uF
VDD1BKLAT
936_R ST
C3
R1 33K
GCP
SO2
SO1
CLK
SI1
SI2
14
151617
L4 FBSMT
+
C10
C9
10 4
10uF
U1
P89LPC936
5 6 7 8
9 10 11
V_SDA
INT1
+
Q2
2N3906
R31 1M
P1.6 RST VSS XT1 XT2 INT1 SDA
123
4
P2.0
P2.1
P0.0
P1.7
SCL
MOSI
MISOSSSPICLK
12131415161718
V_SCL
V_DATA
V_CLK
R5 4K7
VFD_V33
262728
P0.1
P2.6
P2.7
25
P0.2
24
P0.3
23
P0.4
22
P0.5
21
VDD
20
P0.6
19
P0.7
RXD
TXD
V_RXD
V_TXD
VFD_V33VFD_V33VFD_V33
F+F+F+
404142
L3 FBSMT
C8
+
C7
104
10uF
936_V33
PDA PCL
L1 FBSMT
C4 104
V_TXD V_RXD
V_CLK V_DATA V_SCL
R4 4K7
V_SDA INT1
#VFD_RST
VFD_V33
VFD_V33
R14 33 R13 33 R12 33 R10 33 R9 33
R8 33 R7 33 R6 33
P0.1 P0.2 P0.3 P0.6 P0.7
VFD_V33
VFD_V33
R21 4K7
J5 OPEN
VFD_V33
R16 4K7
R15 4K7
R20 4K7
J4 OPEN
D5V
R26 1R
+
C11 47uF
R19 4K7
J3 OPEN
R27 1R
VFD_DATA VFD_BUSY
VFD_SCK VFD_RST
R18 4K7
J2 OPEN
VCC
C12
L6 NI6A151
R28 180
U3
8
SWC
DCO
7
SWE
LPI
6
CT
VCC
GNDOP
SIP6
MC340 63
JP1
1 2 3 4
5 6
104
R17 4K7
J1 OPEN
1 2 3 45
VCC
L2 FBSMT
D2 EP05Q 04
C15
4.7uF
C13
221
D5V
PCL PDA 936_R ST
+
C5 47uF
3 2
C14 104
U2 APL1117
IN OUT
GND
1
VFD_V33VFD_V33
+35V
R29 33K
R30 1K2
VFD_V33
+
C6 47uF
JP2
6 5 4 3 2
1
SIP6
A A
文件编号:
拟制:
主机型号:
文件名称:
5
4
3
2
日期:
CD31 MKII
荧光屏模块原理图
审核:
1
硬件版本:
页次:
2006-06
1/1
Page 5
A
B
C
D
E
1R20 1K1
220pF
1C43
1R18 2K49
7
1
7
1
A-12V
A+12V
A-12VA-12V
A+12V
A-12V
A+12V
A-12V
A+12VA+12V
8 4
8 4
8 4
8 4
1U7B
OPA2134
-
6
+
5
1U8A
OPA2134
-
2
+
3
1U13B
OPA2134
-
6
+
5
1U14A
OPA2134
-
2
+
3
A-12V
1U6A
OPA2134
-
1C49 220pF
1R25 2K49
6 5
1C94
1R57 2K49
6 5
A
2 3
-
+
8 4
1C89
1R50 2K49
2 3
-
+
8 4
+
8 4
A+12V
-
+
8 4
220pF
A-12V
4 4
3 3
2 2
1 1
DAC_L+
DAC_L-
DAC_R+
DAC_R-
A+12V
220pF
A-12V
A+12V
1
1U6B OPA2134
7
1U12A
OPA2134
1
1U12B OPA2134
7
1R19 3K92
1R26 3K92
1R51 3K92
1R58 3K92
1C45 102
1C51 102
1C90 102
1C96 102
1R22
1C46
7K32
47pF
1C47
1R23 7K32
47pF
1R24 3K48
1C48
102
1C52
1R29
47pF
7K32
1C53
1R30 7K32
47pF
1R31 3K48
1C54
102
1R54
1C91
7K32
47pF
1C92
1R55 7K32
47pF
1R56 3K48
1C93
102
1R61
1C97
7K32
47pF
1C98
1R62
47pF
7K32
1R63 3K48
1C99
102
B
3 2
3 2
84
+
-
1R27 1K1
5
+
6
-
1R52 1K1
84
+
-
1R59 1K1
5
+
6
-
A+12V
A-12V
84
A+12V
A-12V
84
1U7A OPA2134
1
A+12V
A-12V
1U13A OPA2134
1
A+12V
A-12V
1U8B OPA2134
7
1U14B OPA2134
7
1C55 2.2uF
+
1C56 OPEN
1R21
1M
1C58 2.2uF
+
1C59 OPEN
1R28
1M
1C100 2.2uF
+
1C101 OPEN
1R53
1M
1C103 2.2uF
+
1C104 OPEN
1R60
1M
1C57
1R32
102
1M
A-12V
1R41
1C60
1M
102
A-12V
1R64
1C102
1M
102
A-12V
1C105
1R73
102
1M
A-12V
C
3 2
1R40 3K92
1C62 100U
5 6
1R49 3K92
1C65 100U
3 2
1C106 20pF
1R71 3K92
1C107 100U
5 6
1C109 20pF
1R81 3K92
1C110 100U
A+12V
1U9A
84
OPA2134
+
-
A-12V
1C61 20pF
A+12V
1U9B
84
OPA2134
+
-
A-12V
1C64 20pF
A+12V
1U15A
84
OPA2134
+
-
A-12V
A+12V
1U15B
84
OPA2134
+
-
A-12V
1
1R33
7
1R42 470
1
1R65 470
7
1R74 470
1C63
104
1C66
104
1C108
104
1C111
104
1R35 220
470
1R44 220
1R67 220
1R76 220
LED2
GREED
LED1
GREED
LED4
GREED
LED3
GREED
A+12V
A+12V
A+12V
A+12V
1Q4
BS170
1R36
10
1R38
10
1Q3
BC850B
1R39
33
1Q2
BS170
1R45
10
1R47
10
1Q1
BC850B
1R48
33
1Q8
BS170
1R68
10
1R70
10
1Q7
BC850B
1R71
33
1Q6
BS170
1R77
10
1R79
10
1Q5
BC850B
1R80
33
MUTE
1R37 100
R77 4K7
1R46 100
1R69 100
1R78 100
VCC1
D5
1N4148
VCC1
DL+_OUT
DL-_OUT
DR+_OUT
DR-_OUT
8
3 1
10
Q6 2N3904
8
3 1
10
1JP4
KJ1
9 7
2 4
P-5
KJ2
9 7 2
4
P-5
CANON
1JP2
CANON
3
3
4
RCA JACK
RCA JACK
4
12
1C192 103
1JP3A
1JP3B
12
1C193 103
文件编号 :
拟制 :
主机型号 :
文件名称:
D
日期:
CD31 MKII
主板原理图
E
审核:
硬件版本 :
页次:
2006-06
5/6
Page 6
A
B
C
D
E
A+20V
1Q13
2SA970
1C195 104
1C197
1R83 220
LED5 GREEN
1C145 100uF
+
1C146 104
1C158 104
1C159 100uF
+
LED6 GREEN
104
1R91 220
1Q17
2SC2240
2
1R103 100
+
1C187
1000U
1R104 300
2
1
1R99 100
+
1C177
1R100 300
1R102 300
1R101 100
2200U
+
1C182
2200U
+
+
1
3
OAI
4 4
+
1C144
+
1C157
1C185
104
1C94
4700uF/25V
+
1C196
4700uF/25V
1U21 LM317
3
IAO
1
+
1C186
10U
1U19 LM317
3
IAO
+
1C175
104
1C176
10U
1C181
10u
1C180
+
104
2
1U20 LM3 37
4700uF/25V
+
1C184 1000U
1C174
4700uF/25V
1C179
4700uF/25V
4700uF/25V
+
+
1C198
4700uF/25V
+
1C199
4700uF/25V
3 3
A-20V
1JP1
1 2 3 4
5 6 7 8
XH-8A
1FB2
2 2
+10V
-10V
1 1
B060
1Q10 2SC4793
1Q11
1Q15
2SA970
1Q14
2SA1837
1C189 104
A+5V
A-5V
1R85 220
1C148
+
104
1R86 33
1D4
1N4148
1D8
1N4148
1R94 33
1C161
+
104
1R78 220
1U22 APL1117
3
IAO
1
1C147 100uF
1C160 100uF
2
1C190 1000U
A-12V
7
A+12V
A+12V
1
A-12V
+
1C191
104
8 4
84
2SC2240
1D5
1N4735/6.2V
1Q12
2SA970
1R84
4K7
1R92 4K7
1Q16
2SC2240
1D9
1N4736/6.2V
A5V AV33
1C188 104
1C178
104
1C183
104
+
-
-
+
NE5532
6 5
1U16B
1U16A NE5532
3 2
1C156
1C169
+
1R89
1C152
4K7
100uF
1D2
1D3
1N4148
1N4148
1R90 1.18K
32
32
+
1C119
1R97
4K7
1C112 100uF
1C113
104
1C118
100uF
104
1 1U17
TL431
1
TL431
1U18
+
A+12V
A+12V
1C165 100uF
+
+
+
+
1C116 100uF
1C117
1C114 100uF
1C115
104
+
1C155
1D6
1N4148
100uF
+
1C168
100uF
1R98 1K
1D7
1N4148
+
A+12V A+12V
A-12V A-1 2V A-12V A-12V A-12VA-12V A-12V
A-12V A-1 2V A-12V A-12V A-12V A-1 2V
104
104
104
1C154
100uF
1C167 100uF
1C166
104
1C153
104
1R87
1.18K
1R88
300
1R196
300
1R195
1.18K
A+12VA+12V
+
1C120 100uF
A+12V A+12V
1C121
104
1C122
+
100uF
1C123
104
+
1C151
1C150
2200uF/16V
+
2200uF/16V
+
104
1C164
1C163
104
A+12V
1C124
+
1C128
100uF
100uF
A+12V A+12V
1C125
1C129
104
1C126
1C130
+
+
100uF
100uF
A-12V
1C131
1C127
104
104
104
A+12V
1FB1 B060
+
1C149 220uF
+
1C162 220uF
A-12V
A+12VA+12VA+12V
A+12V
+
+
1C135
1C132 100uF
1C133
104
1C134 100uF
104
1C137
1C138
+
100uF
1C139
1C136 100uF
104
104
A+12V
A-12V
A-12V
+
1C140 100uF
1C141
104
1C142
+
100uF
1C143
104
+
1C200 103
1R107 OPEN
1C201 103
1R108 10
1C202 103
1R109 10
文件编号 :
CD31 MKII
主板原理图
E
审核:
硬件版本 :主机型号 :
页次:
2006-06
6/6
拟制 :
文件名称:
A
B
C
D
日期:
Page 7
A
B
C
D
E
4 4
1R2 FBSMT
1R3
1.18K
1C6
683
RESET#
SPDIF-OUT
3 3
2 2
1R4 33
1C8 103
1C4
100U
A5V
1R6 FBSMT
1C7
103
+
1C5 104
1C9 100U
28
CKSEL
27
UNLOCK
26
FMT1
25
FMT0
24
VCC
23
AGND
22
FILT
21
RST
20
DIN
19
BRSEL
18
BFRAME
17
EMFLG
16
URBIT
1U1 DIR1703E
12
1C10
+
104
ADFLG BRATE0 BRATE1
SCKO DGND
CKTRNS
LRCKO
BCKO DOUT
SCF0 SCF1CSBIT
1 2 3 4 5
VDD
6 7
XTO
8
XTI
9 10
11 12 13 1415
1R105
1X1
8
OUT
VCC
4
GND
12.288MHz
0
N/C
DAC_DATA DAC_CLK
DAC_CS RES ET#
5
1
1R1 FBSMT
+
1C1 100U
12.288MHz
AV33AV33
1R5 33
1 8 2 7
3 6 4 5
1RB1 33x4
1R7
33
1C2
1C3
104
104
1U2 DF-1704
A5V
1R9 FBSMT
1
DIN
2
BCKI
3
IIS
4
IW0
5
IW1
6
XTI
7
XTO
8
VSS
9
CLKO
10
MODE
11
MD
12
MC
13
ML
14 15
RST MUTE
1C12
+
1C11
104
220U
BCKO WCKO
28
LRCI
27
SRO
DOL DOR VDD
NC
OW1 OW0
SF1 SF0
DEM
1R10 33
26
1R11 33
25
1R12 33
24 23
1R13 33 22 21 20 19
18 17 16
1C13 104
A-5V A+5V A+5V A-5V
+
+
1C21
1C22
1C24
1C23
100U
104
104
100U
A-5V A+5V A+5V A+5V
+
+
1C33
1C35
1C34
1C32
104
104
100U
100U
A-5V A+5V A+5V A-5V
+
+
1C69
1C68
1C67 100U
1C78 100U
1C70
100U
104
104
A-5V A+5V A+5V A+5V
+
+
1C80
1C79
1C81
100U
104
104
1U4 PCM1704-K
1
DATA
2 3
4 5 6 7 8
9
10 11
1 2
3 4 5 6
7 8 9
10 11
1 2 3 4
5 6 7 8 9
10 11
1 2
3 4 5 6
7 8 9
10 11
-VCC
BCLK
REF DC
NC
-VDD
SERVO DC
DGND
AGND
+VDD
AGND
WCLK
IOUT NC /20BIT
BPO DC
/INVERT +VCC
1U5 PCM1704-K
DATA
-VCC
BCLK
REF DC
NC
-VDD
SERVO DC
DGND
AGND
+VDD
AGND
WCLK
IOUT NC /20BIT
BPO DC
/INVERT +VCC
1U10 PCM1704-K
DATA
-VCC
BCLK
REF DC
NC
-VDD
SERVO DC
DGND
AGND
+VDD
AGND
WCLK
IOUT NC
/20BIT
BPO DC
/INVERT +VCC
1U11 PCM1704-K
DATA
-VCC
BCLK
REF DC
NC
-VDD
SERVO DC
DGND
AGND
+VDD
AGND
WCLK
IOUT NC /20BIT
BPO DC
/INVERT +VCC
NC
NC
NC
NC
NC
NC
NC
NC
20 19 18
17 16 15 14 13
12
20 19
18 17 16 15
14 13 12
20 19 18 17
16 15 14 13 12
20 19
18 17 16 15
14 13 12
1C25 100U
1C36 100U
1C71 100U
1C82 100U
1C31
1C28 100U
1C39 100U
1C74 100U
1C85 100U
1C27 100U
1C38 100U
1C73 100U
1C84 100U
100U
DAC-L+
+
1C41 100U
DAC-L-
+
1C76 100U
DAC-R+
+
1C87 100U
DAC-R-
+
1C32 104
+
1C42 104
+
1C77 104
+
1C88 104
+
1C29 100U
+
+
+
1C26 104
1C40 100U
+
+
+
1C37 104
1C75 100U
+
+
+
1C72 104
1C86 100U
+
+
+
1C83 104
1 1
文件编号 :
拟制 :
CD31 MKII
文件名称:
A
B
C
D
日期:
审核:
主板原理图
E
硬件版本 :主机型号 :
页次:
2006-06
4/6
Page 8
A
B
C
D
E
L20 EMI
123
VCC1
4 4
3 3
JP1
1 2 3 4
5 6
XH-6A
2 2
L13 FBSMT
SPDIF-OUT
IEC_VCC
VCCVDD P5V
C119 10uF
C120 104
FB2 B060
FB1 B060
VCC2
VCC1
+
+
16 15 14 13 12 11 10
C117 470uF
C115 470uF
U9 DS26LS31
IN A
VCC
OUT A
IN D
OUT A
OUT D OUT D
OUT B
EN
OUT B
OUT C
IN B
OUT C
GNDIN C
3
C127 104
1 2 3 4
EN
5 6 7 89
U8 LM317
2
IAO
1
+
C129 10uF
U7 APL1117-3.3V
3
IGO
1
R81 110
123
L19 EMI
VCC20
R74 510
+
C118
C128
470uF
C116 470uF
104
VCC33
R75 300
2
+
JP7
CANON
VCC1
12
3
4
C123 103
P5V
JP4
1
RXD
2
TXD
3
P_SCL
4
P_SDA
5
IR2
6 7
XH-7A
IR_IN
IR_IN
C125 103
R83 OPEN
L14 FBSMT
C121
10uF
R80 100
R78 300
C122
104
R79 100
JP8
13 14 11 12 9 10 7 8 5 6 3 4 1 2
HEADER 7X2
C126 103
R84 10
L18 EMI
123
JP6 TX179AT
3
GND
2
VCC
1
IN
1
JP5
RCA
2
SPI_DATA SPI_CLK SPI_CS
SCL SDA VFD_BUSY
1 1
A
C124 103
R82 10
FB4 B060
B
C
D
文件编号:
拟制:
主机型号:
文件名称:
日期:
CD31 MKII
主板原理图
审核:
E
硬件版本:
页次:
2006-06
3/6
Page 9
2N3906
HFMVCC
C37 1000pF
RF50V
L4 FBSMT
JP1
24
TR-
23
TR+
22
FO-
21
FO+
VCC
VR
GND
LD(DVD)
LD(CD)
VR
GND(NC)
PD
GND
RFOUT
C B A D F E
VCC
VS(VCC)
GND
L1 10uH
C36 1000pF
L2 10uH
20 19 18
17 16 15 14 13 12 11 10 9 8 7 6
5 4 3 2 1
PD(MONITOR)
HOP-1200 PUH (JP24-0.5MM)
DVDLDO
CDLDO
R14 0
Q3
RF33V
+
R13 0
C38 47uF
+
TRACK­TRACK+ FOCUS­FOCUS+ DVDMDI
HFMVCC
R12 100
DVDLDO CDLDO
R11 100
CDMDI
D1
1N4148
D2
1N4148
C35
C34
104
47uF
R1 10 R2 10
C33 104
VCC2 VCC33
HFMVSW
C28 820pF
C1 2200pF C2 2200pF C3 2200pF
C4 2200pF
F E
PVC
C29 1000pF
Q1
2SB11 32 R9 10 R10 10
Q2
2SB11 32
C31 1000pF
L3 FBSMT
C5 120pF
R3 1K
C30
+
47uF
RF50V
+
C32 47uF
R4 1K
1 2
3 4 5 6 7 8
9 10 11 12 13
14 15 16
+
C6 47uF
C27 104 C26 104
646362616059585756555453525150
RFDC
RFSIN
DVDFRP DVDRFN A2
B2 C2 D2 CP CN D C B A CD_D CD_C CD_B
CD_A
ES6603
CD_F
CD_E
171819202122232425262728293031
F E PVC DVDLD
CDLD DVDMDI CDMDI
+
ATOP
ATON
VPBVCDVDLD
RF50V RF33V
C7 104
C22 470pF C23 470pF
49
DIP
FNP
FNN
VNA
MEV
MIRRMPMB
MLPF
MIN
32
C11 224 C10 160pF
C9 333 C8 103
C25 104
C24 104 C21 103
R8 12K
RX
SDEN
SDATA
SCLK
V33 LCP LCN
MNTR
CE FE TE
PI
V25
V125
TPH DFT
LINK
MEVO
48 47
46 45 44 43 42 41 40 39 38 37 36
35 34 33
MEVO
RF33V
C113 47uF
RF50V
AIN
AIP
CDLD
VPA
U1
DVDPD
DIN
BYP
RFAC
CDPD
VNB
LDON
L5 FBSMT
RF50V
C15 473
C12 104 R7 0
TP2 LINK
RF50V
DIN DIP
RFO
SCSJ SDATA SCLK
CE FE TE SBA
SVREF15 RF50V
MIRR SLDC
SCSJ SDATA SCLK
CEI FEI TEI SBAD
SDEFCT
RF33VRF50V
GND
29
OP1OU T
GND
30
MVCC
MVCC
R33 33
28
MUTE
27
BIAS
26
VINTK
25
OP1IN+
24
OP1IN-
23
VINLD
22
GND
21
VCTL
20
OP1OUT
19
VCC2
18
VOLD-
17
VOLD+
16
VOTK-
15
VOTK+
R27 4K7
R32 10K
D3 1N4148
R31 22K R44 33 R19 56K
R29 150
R30 33
Q4
2N3906
OPIN1+ OPIN1-
MVCC OP1OU T
LOAD-/DCMO­LOAD+/DCMO+
TRACK­TRACK+
SVREF15 TRACK
RS232_DET
+
C114 47uF
FOCUS
SLEGN
OPEN SPINDLE
R18 6K8
TP3 MNTR
LOAD+/DCMO+
C14 104
C16 104
R16 56K
R17 15K
CLOSE
R20 10K
OPIN1-
R21 1K5
R22 22K
R43 33
MVCC DCLOAD­DCLOAD+ SLED­SLED+
FOCUS­FOCUS+
LOAD-/DCMO-
R23 10K
R24 1K5
OPIN1+
R25 22K
DRVSB
U2 AM5868S
1
VINFC
2
OP2IN-
3
OP2IN+
4
VINSL
5
OP2OUT
6
FWD
7
REV
8
VCC1
9
VOTR-
10
VOTR+
11
VOSL-
12
VOSL+
13
VOFC-
14
VOFC+
R26 1M
JP3
PH-9A
9 8
7 6 5 4 3 2 1
INSW OUTSW
LOAD-/DCMO­LOAD+/DCMO+ DCLOAD­DCLOAD+ SLED­SLED+
INSW OUTSW
D5V MVCC
FB3 B060
+
C39 470uF
+
C40 470uF
MVCC
C41
+
C42 47uF
C43
104
104
文件编号:
拟制:
主机型号:
文件名称:
日期:
CD31 MKII
主板原理图
审核:
硬件版本:
页次:
2006-06
2/6
Page 10
MIRR
SVREF15
VCC1
L12 FBSMT
SPI_DATA SPI_CLK
SPI_CS
SDA SCL VFD_BUSY DAC_CS
IR_IN DAC_CLK DAC_DATA
MUTE
RESET#
PLL30CLKSOURCE
1
TP1 LCS1
DCLKINPUT CRSTALOSC
SPDIF-OUT
V33_PL1
C79 104
MA0 MA1 DB1 MA2
MA3 MA4 MA5 MA6 MA7
MA8 MA9 MA10 MA11
DSCK DOE#+
CS0#+ RAS0#+
CAS#+ DWE#+ DQM
RAS1#+ RAS2#+
C92
C88
104
104
SBA D
RFV331
DA
C66
C53
104
104
C59 OPEN C60 OPEN C57 473
C58 68pF
R47 10K R48 5K1
C55 104
R37 6K8 R38 6K8
R39 6K8 R40 0
R41 6K8 R42 6K8
R34 33 R35 33
R36 33
SDEFCT SLDC CLOSE
INSW HOMESW HFMVSW
OUTSW DRVSB
RS232_D ET
8
VCC
4
GND
27MHz
SBAD
X1
FEI
FEI
CEI
CEI
TEI
TEI.
DIP
DIP
RFO
RFO
DIN
DIN
R50 68K
C70 104
PLL33V
TR1 TR2
XSCSJ XSDATA XSCLK
Z7M Hz
5
OUT
1
N/C
VCC33
L6 FBSMT
SVREF15 VCC33
C96
+
47uF
R5 0
R6 33K
SVREF15
SVREF15 OPEN
OPEN
SPINDLE
SPINDLE
FOCUS
FOCUS
SLEGN
SLEGN
TRACK
TRACK
SVREF15 SCSJ
SCSJ
SDATA
SDATA
SCLK
SCLK
U6 24C01A
1
S0
2
S1
3
S2
4 5
GND SDA
C67 104
RFRP
TESTAD C13
105
C108
+
C107
104
10uF
8
VCC
7
WC
6
SCL
SPI_D ATA SPI_CLK SPI_CS
SDA SCL VFD_BUSY DAC_CS
IR_IN DAC_CLK
DAC_DATA MUTE
RES ET#
VCC33
L9 FBSMT
C50 682
PLL33V
VCC33
C48 153
EEPROM _VCC
+
C94 47uF
L7 FBSMT
TR1
TR2
C56 104
C49
C54
470pF
104
C46 33pF
R73 1K
RB6 33X4
1 8 2 7
3 6 4 5
RB7 33X4 1 8 2 7 3 6
4 5
RB8 33X4 1 8
2 7 3 6 4 5
C111
+
10uF
C61 104
R46 OPE N
R45 1K2
C63 47pF
C51
C47
470pF
104
C45 33pF
R72 1K
SCL SDA
EAUX03 EAUX02
EAUX01 EAUX00
AUX0 AUX1 AUX2 AUX3
AUX4 AUX5
AUX6 AUX7
OSC_VCC
C112 104
C95
+
47uF
C62 104
C52 153
C44 33pF
C20 4700pF C18 OPEN
C17 OPEN C19 4700pF
R49 20K C64
OPEN C65 682
157
AVSS_DS
158
AVSS_PL
159
XSPDOFTR1
160
XSFDO
161
XSFTROPI
162
AVDD3_PL
163
XSPLLFTR1
164
XSPLLFTR2
165
XSVREF0
166
XSAWRC
167
AVSS_DA
168
XSRFRPCTR
169
XSTRAY
170
AVDD3_DA
171
XSSPINDLE
172
XSFOCUS
173
XSSLEGP
174
XSSLEGN
175
XSTRACK
176
XSTESTDA
177
XSFGIN
178
XSPHOI
179
SXCSJ
180
XSDATA
181
XSCLK
182
XSDFCT
183
XSLDC
184
XSSPDON
185
VD33
186
VS33
187
XGPIO[9]
188
XGPIO[8]
189
XGPIO[7]
190
XGPIO[6]
191
XGPIO[5]
192
XGPIO[4]
193
EAUX03
194
EAUX02
195
EAUX01
196
EAUX00
197
VSS
198
VDD
199
AUX0
200
AUX1
201
AUX2/ HSYNC
202
AUX3/ VSYNC
203
AUX4
204
AUX5
205
AUX6
206
AUX7
207
RESET
208
VS33
R56 3K3 R55 3K3 R54 3K3
R53 3K3
C72 104
R52 10K
C68 105
C69 105
SVREF21
SVREF09
SVREF15
RFRP
145
146
147
148
149
150
151
152
153
154
155
156
XSTEI
XSIP IN
XSIREF
XSRFIN
XSR FIP
XSDSSLV
XSRFRP
AVD D3_AD
AVD D3_DS
XSVREF[21]
XSVREF[09]
XSVREF[15]
C71
C74
C73
1000pF
1000pF
1000pF
VCC20
TESTA D
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
VSS
VDD
XSLG
XSIP2
XSFEI
XSC EI
XSSBAD
AVSS_AD
XSTE STAD
XSIP1
XSTE XI
XSFLAG[0]
XSFLAG[1]
XSFLAG[2]
XSFLAG[3]
#SPDIF
C75
1000pF
PLL2
PLL0
PLL1
PLL3
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
VS33
TSD2
TSD3
TBCK
VD33
VS33
MCLK
XSWBL
SPDIF IN
XSWBLCLK
SPDIF/SEL_PLL3
YUV2/CDAC
YUV0/UDAC
T WS/SEL_PLL2
TSD0/S EL_PLL0
TSD1/S EL_PLL1
Vibratto-II
VD33
XIN
XOUT
DCLK
DMA0
DMA1
DMA2
DMA3
VS33
VD33
DMA4
DMA5
DMA6
DMA7
DMA8
DMA9
DMA10
VS33
VD33
DMA11
DCAS
DCS0
DCS1
DRAS0
DBANK0/ D RAS1
VSS
VDD
DBANK1/ D RAS2
DCKE/DOE /TDMTSC
DWE
DB0
DB1
DB2
VS33
VD33
DB3
DB4
DB5
DB6
DB7
DB15
DB14
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
DB2
DB0
DMA1
DMA0
DMA3
DMA2
DMA7
DMA6
DMA8
DMA4
DMA5
R76 33
RB1 33X4
1 8
2 7
3 6
1 8
MA1
MA0
4 5
2 7
3 6
4 5
MA3
MA2
MA4
MA7
MA6
MA5
RAS 0#
DMA10
CS0#
DMA9
CAS#
DMA11
RB2 33X4
RB3 33X4
1 8
2 7
3 6
4 5
1 8
MA8
CS0#+
CAS#+
MA 11
MA 10
MA9
DB1
DWE #
RAS 1#
DO E#
RAS 2#
RB5 33X4
RB4 33X4
1 8
2 7
3 6
2 7
4 5
3 6
4 5
DOE#+
RAS0#+
DWE#+
RAS2#+
RAS1#+
VS33
DB4
DB6
DB14
DB5
DB3
DB15
DB7
VCC20
VCC33 VCC33VCC33 VCC33 VCC33
R65
R61
R63
OPEN
OPEN
OPEN
R62
R64
R66
4K7
4K7
4K7
105
106
107
108
109
110
111
112
113
VS33_PL
VS33_DA
VD33_D A
YUV 1/VREF
YUV 4/RSET
YUV 7/F DAC
YUV6/VDA C
YUV5/YDA C
YUV3/COMP
VD33_PLL
RWS/TDMFS
RBCK/TDMCLK
RSD/TDMDR
VD33
DB13
DB12
DB11
DB10
DB9
DB8
DSCK
VS33
52
DB11
DB10
DB13
DB12
DB9
DB8
DSCK
+
C97
+
C100
47uF
47uF
VD33 VS33
LOE
LWRLL
LCS3 VDD VSS
LCS2 LCS1 LCS0
VD33 VS33
VDD VSS
LA10 LA11
LA12 LA13 LA14 LA15 VD33
VS33 LA16 LA17 LA18
LA19 LA20 LA21 DQM VD33
R57
R59
OPEN
OPEN
R51 33
R60
R58
4K7
4K7
VCC20
VCC33
L8 FBSMT
V33_PL1
104 103
102 101 100
LD7
99
LD6
98
LD5
97
LD4
96 95 94
LD3
93
LD2
92
LD1
91
LD0
90 89
88 87 86 85
84 83 82
LA0
81
LA1
80
LA2
79 78 77
LA3
76
LA4
75
LA5
74
LA6
73
LA7
72
LA8
71 70
69
LA9
68 67 66 65
64 63 62 61 60
59 58 57 56
55 54 53
C76 104
ES6629D
C81 104
LD7 LD6
LD5 LD4
LD3 LD2
LD1 LD0 LOE# WRLL#
LCS3#
LCS1# LA0
LA1 LA2
LA3 LA4 LA5
LA6 LA7 LA8
LA9 LA10 LA11 LA12 LA13
LA14 LA15
LA16 LA17
LA18 LA19
DQM
U3
C83 104
PLL2
0 0 1 0 0
1
1
VCC33
LA16 LA15 LA14
LA13 LA12 LA11 LA10 LA9
WRLL# RESET#
LA19 LA18
LA8 LA7
LA5 LA4
LA3 LA2
R68 33
R67 33
D4
1N4148
0 0 1 27bypass 1 0
0 11 1
1 2 3
4 5 6 7 8
9 10 11 12
13 14 15 16 17
18 19 20 21 22
23 24 25
VCC33
+
PLL0
DEFAULT
4.25
0
reserved 5
0
bypass
3.75
1
4.501
reserved
1 0
3.5
1
4
U4 MX29LV800B-48
A15 A14
A13 A12
DQ15/A_1 A11 A10
A9 A8 NC NC W
RP VPP DU/WP NC NC
A17 A7 A6 A5 A4
A3 A2 A1 A0
U5 4Mx16 SDRAM
23
A0
24
A1
25
A2
26
A3
29
A4
30
A5
31
A6
32
A7
33
A8
34
A9
22
A10
35
A11
38
CLK
37
CKE
19
CS
18
RAS
17
CAS
16
WE
15
DQML
39
DQMH
20
BA0
21
BA1
36
NC
40
NC
R71 4K7
C106 10uF
R70 4K7
R69 47K
MULTI
BYTE
DQ14 DQ13
DQ12
DQ11 DQ10
A16
GND DQ7
DQ6 DQ5 DQ4
VCC DQ3 DQ2
DQ9 DQ1 DQ8 DQ0
GND
VCCQ VCCQ VCCQ
VCCQ
VSSQ VSSQ
VSSQ VSSQ
DQ10 DQ11
DQ12 DQ13 DQ14 DQ15
S-CHIP
4.5
4
4.25
4.75
5.5 6
G E
DQ0 DQ1
DQ2 DQ3 DQ4 DQ5
DQ6 DQ7 DQ8 DQ9
VCC VCC VCC
VSS VSS
VSS
2N3904
48 47 46
45 44 43 42 41
40 39 38 37
36 35 34 33 32
31 30 29 28 27
26
Q5
DEFAULTPLL1
2 4 5
7 8 10 11 13
42 44 45 47 48
50 51 53
1 14 27
3 9
43 49
6 12 46 52
28 41 54
RES ET#
114.75 NA
101.25
121.5 NA
94.5 108
Frequency
VCC33
S-CHIP
121.5 135 NA 108
114.75
128.25
148.5 162
LA17
LA0 LD7
LD6 LD5
LD4
LD3 LD2
LD1 LD0LA6
LOE# LCS3#
LA1
DB0 DB2
DB3 DB4 DB5 DB6 DB7
DB8 DB9 DB10 DB11 DB12
DB13 DB14 DB15
RESET#
VCC33
+
C109
+
C99
+
C98 47uF
+
C105
47uF
47uF
C77
10uF
104
C80
C78
104
104
C84
C82
104
104
C86
C85
104
104
C89
C87
104
104
C91
C90
104
104
C101
C93 104
C102
104
104
C103 104
C104 104
C110 104
文件编号:
拟制:
主机型号:
文件名称:
日期:
审核:
主板原理图
硬件版本 :
页次:
2006-06CD31 MKII
1/6
Page 11
A
4 4
P5V
+
3C4 105
3JP1 DB9-F
1 6 2 7 3
3C3 103
8 4 9 5
3 3
3L7 EMI
123
123
3L6 EMI
3C6 105 3C5 105
16
2 6
14
7
13
8
3U1
VCC V+
V-
T1OUT T2OUT
R1OUT
R1IN
R2OUT
R2IN
MAX232CPE
3C1 10uF
GND
C1+
C2+
T1IN T2IN
B
3C2 104
3C3 105
1 3
C1-
4 5
C2-
11 10
12 9
15
3R2 33
3R1 33
3JP2
520250
6 5 4 3 2
1
3L8 EMI
123
123
3L9 EMI
C
P5VVDD
3D1 EP05Q04
3R6 4K7
3R4 4K7
+
3C9
47U/16V
3R5 33
3R7 33
3C8 104
VCC
NCLXSX
123
678
XY
LY
GND NC
4 5
3R9 4K7
3R8 4K7
3U2
P82B715TD
D
P5V
RXD TXD P_SCL
P_SDA IR2
P5V
P5V
3D2 1N4148
3R3 1K
3L10EMI
123
3JP3
HSJ-035-09A
3JP4
1 2 3
4 5 6 7
HEADER 7
E
3C10 103
3R10 10
2 2
1 1
3C11 103
3R11 OPEN
文件编号:
拟制:
主机型号:
CD31 MKII
文件名称:
A
B
C
D
日期:
审核:
RS232板原理图
E
硬件版本:
页次:
2006-06
1/1
Page 12
A
5DQ1
KBJ206
- +
4 4
5JP1
1 2 3 4 5 6
XH-6A
3 3
5DQ3
KBJ406G
- +
2 2
5JP2
1 2 3 4 5 6 7 8
XH-8A
1 1
5DQ4 KBJ206
- +
- +
5DQ2
KBJ206
5C17
4700U/25V
5FB2 B060
5C21
4700U/25V
5FB3 B060
5C25
4700U/25V
+
+
+
+
1000uF/25V
B
+
+
+
+
5C29
5C1
2200U/25V
5C4
2200U/25V
5C9
2200U/25V
5C12
2200U/25V
5C18 104
5C22 104
5C26
104
5C30
104
+
5C2
2200U/25V
+
5C5
2200U/25V
+
5C10
2200U/25V
+
5C13
2200U/25V
5U4 7805
1 3
5U1 78R05
5U2 78R05
5U3
2
1 3
2
+
+
+
+
CTRL
CTRL
CTRL
5C3
2200U/25V
5C6
2200U/25V
5C11
2200U/25V
5C14
2200U/25V
OUTIN
GND
3214
OUTIN
GND
3214
78R05
OUTIN
GND
3214
5C19
2200U/10V
5C23
2200U/10V
5C27
2200U/10V
+
5C31
1000uF/16V
5C7 104
5C8 104
5C15 104
5C16 104
C
+2 0V
5R1 4K7
5R2
4K7
-20V
+1 0V
5R3 4K7
5FB1 B060
5R4
4K7
-10V
VDD
+
5C20
104
VCC
+
5C24
104
D5V
+
5C28
104
P5V
5C32
104
6JP1
VH-3A
1 2 3
电源滤波板
J3
7 6
5 4 3 2 1
VH-7Y
TRANSFORMER POWER
STAND_BY
12
6C1
0.1U/250V
D
120V
0V 120V
0V
5Q1
2SC1815
1 2
6L1
223Y
P5V
1
2 3
4
5R6 4K7
5R7
4K7
+1 0V-10V+20V-20V P5VVDDVCC
12
3 4
1 2
6C2
0.1U/250V
223Y
T1
5 6 7
8 9
10 11
12 13
14 15
16 17
18
5R5 4K7
5JP3 XH-8A
1 2
3 4 5 6 7 8
12
3 4
6C3
6L2
0.1U/250V
CTRL
AC17V GND AC17V AC9V GND AC9V
AC8V AC8V AC14V AC14V AC27V AC27V AC4V AC4V
E
P5VD5V
6JP3
1 2 3 4 5 6
7
VH-7A
6JP4
1 2 3 4 5 6 7
VH-7A
XH-6Y
1 2 3 4 5 6
1 2 3 4 5 6 7 8
J2
XH-8Y
5JP5 XH-5A
5 4 3 2 1
5JP4 XH-6A
1 2
3 4 5 6
AC 120V
AC 240V
J1
A
5C37 104
5C38 104
B
文件编号:
拟制:
主机型号:
CD31 MKII
文件名称:
C
D
日期:
审核:
电源板原理图
E
硬件版本:
页次:
2006-06
1/1
Page 13
Page 14
Page 15
Page 16
Page 17
Loading...