SEMICONDUCTOR TECHNICAL DATA
3–35
REV 5
Motorola, Inc. 1996
3/93
The MC10109 is a dual 4–5 input OR/NOR gate.
PD= 30 mW typ/gate (No Load)
tpd= 2.0 ns typ
tr, tf= 2.0 ns typ (20%–80%)
LOGIC DIAGRAM
V
CC1
= PIN 1
V
CC2
= PIN 16
VEE= PIN 8
6
5
3
2
4
7
12
10
14
15
9
13
11
DIP
PIN ASSIGNMENT
V
CC1
A
OUT
A
OUT
A
IN
A
IN
A
IN
A
IN
V
EE
V
CC2
B
OUT
B
OUT
B
IN
B
IN
B
IN
B
IN
B
IN
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
Pin assignment is for Dual–in–Line Package.
For PLCC pin assignment, see the Pin Conversion
T ables on page 6–11 of the Motorola MECL Data
Book (DL122/D).
L SUFFIX
CERAMIC PACKAGE
CASE 620–10
P SUFFIX
PLASTIC PACKAGE
CASE 648–08
FN SUFFIX
PLCC
CASE 775–02
MC10109
MOTOROLA MECL Data
DL122 — Rev 6
3–36
ELECTRICAL CHARACTERISTICS
Test Limits
Pin
Under
–30°C +25°C +85°C
Characteristic Symbol
Test
Min Max Min Typ Max Min Max
Unit
Power Supply Drain Current I
E
8 15 11 14 15 mAdc
Input Current I
inH
4 425 265 265 µAdc
I
inL
4 0.5 0.5 0.3 µAdc
Output Voltage Logic 1 V
OH
2
3
–1.060
–1.060
–0.890
–0.890
–0.960
–0.960
–0.810
–0.810
–0.890
–0.890
–0.700
–0.700
Vdc
Output Voltage Logic 0 V
OL
2
3
–1.890
–1.890
–1.675
–1.675
–1.850
–1.850
–1.650
–1.650
–1.825
–1.825
–1.615
–1.615
Vdc
Threshold Voltage Logic 1 V
OHA
2
3
–1.080
–1.080
–0.980
–0.980
–0.910
–0.910
Vdc
Threshold Voltage Logic 0 V
OLA
2
3
–1.655
–1.655
–1.630
–1.630
–1.595
–1.595
Vdc
Switching Times (50Ω Load) ns
Propagation Delay t
4+2+
t
4–2–
t
4+3–
t
4–3+
2
2
3
3
1.0
1.0
1.0
1.0
3.7
3.7
3.7
3.7
1.0
1.0
1.0
1.0
2.0
2.0
2.0
2.0
2.9
2.9
2.9
2.9
1.0
1.0
1.0
1.0
3.7
3.7
3.7
3.7
Rise Time (20 to 80%) t
2+
t
3+
2
3
1.1
1.1
4.0
4.0
1.1
1.1
2.0
2.0
3.3
3.3
1.1
1.1
4.0
4.0
Fall Time (20 to 80%) t
2–
t
3–
2
3
1.1
1.1
4.0
4.0
1.1
1.1
2.0
2.0
3.3
3.3
1.1
1.1
4.0
4.0