Fairchild Semiconductor DM74AS163N, DM74AS163MX, DM74AS163M Datasheet

© 2000 Fairchild Semiconductor Corporation DS006291 www.fairchildsemi.com
April 1984 Revised March 2000
DM74AS161 • DM74AS163 Synchronous 4-Bit Counter with Asynchronous Clear • Synchronous 4-Bit Counter
DM74AS161 • DM74AS163 Synchronous 4-Bit Counter with Asynchronous Clear •
Synchronous 4-Bit Counter
General Description
These counters are fully programmable, that is, the outputs may each be preset to either level. As presetting is syn­chronous, setting up a low level at the LOAD
input disables the counter and cause s the outputs to agree w ith set up data after the next clock pulse regard less of the levels of enable input. LOW-to-HIG H transitions at the L OAD
input are perfectly accepta ble regardless of the log ic levels on the clock or enable inputs.
The DM74AS161 clear function is asynchronous. A low level at the clear input sets all four of the flip-flop outputs LOW regardless of the levels of clock, load or enable inputs. This counter is provi ded with a clear on power-up feature. The DM74AS1 63 clear function is synchronous; and a low level at the clear input sets all four of the flip-flop outputs LOW after the next clock p ulse, regardless of the levels of enable in puts. This sync hronous cle ar allows t he count length to be m odified easily, as decoding the maxi­mum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to all LOW outputs. LOW-to-HIGH transitions at the clear input of the DM74AS163 is also permissible regardless of the levels of logic on the clock, enable or load inputs.
The carry look ahead circuitry provides for cascading counters for n bit synchronous application without addi­tional gating. Instrumental in accomplishing this function are two count-enabl e inputs (P and T) and a ripple carr y output. Both count-enable in puts must be HIGH to count. The T input is fed forward to ena ble th e ripp l e carry output. The ripple carry output thus enabled will produce a high level output pulse w ith a duration approxim ately equal to the high level portion of QA output. This high level overflow ripple carry pulse can be used to enable successive cas­caded stages. HIGH-to-LOW level tr ansitions at the enable P or T inputs of the DM74AS16 1 and DM74AS163, may occur regardless of the logic level on the clock.
The DM74AS161 and DM74AS163 feature a fully indepen­dent clock circuit. Change s made to control inputs (en able P or T, or load) that will modify the operating mode will have no effect until clo cking occurs. The function of the counter (whether enabl ed, disabled, loading or counting) will be dictated solely by the conditions meeting the stable set-up and hold times.
Features
Switching specifications at 50 pF
Switching specifications guaranteed over full tempera-
ture and V
CC
range
Advanced oxide-isolated, ion-implanted Schottky TTL process
Functionally and pin-for-pin compatible with Schottky and low power Schottky TTL counterpart
Improved AC performance over Schottky and low power Schottky counterparts
Synchronously programmable
Internal look ahead for fast counting
Carry out put for n-bi t cascading
Synchronous counting
Load control line
ESD inputs
Ordering Code:
Devices also availab le in Tape and Reel. Specify by appending th e s uffix let t er “X” to the ordering code.
Order Number Package Number Package Description
DM74AS161M M16A 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow DM74AS161N N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide DM74AS163M M16A 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow DM74AS163N N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
www.fairchildsemi.com 2
DM74AS161 • DM74AS163
Connection Diagram
Logic Diagrams
DM74AS161
3 www.fairchildsemi.com
DM74AS161 • DM74AS163
DM74AS163
Loading...
+ 4 hidden pages