Dell Latitude E5550, Latitude 5550l Schematics

A
COMPAL CONFIDENTIAL
B
C
D
E
1 1
PCB NO : BOM P/N :
DA8000Z7010
4319R831LXX
MODEL NAME :
ZAM80
GPIO MAP: 3.6C
CPU2@:SA00007OS0L(S IC A31 CL8065801674128 QG21 C0 1.2G) CPU3@:SA00007AM0L(S IC A31 CL8064701614813 QFSY C0 1.6G) CPU4@:SA00007UH0L(S IC A31 CL8065801703603 QGHB D0 1.6G) CPU5@:SA00007U90L(S IC A31 CL8065801703601 QGH9 D0 1.8G) CPU6@:SA00007UG0L(S IC A31 CL8065801703602 QGHA D0 1.6G)
UC1CPU12@
UC1CPU5@
CPU_ QGH9
UC1CPU13@
UC1CPU6@
CPU_QGHA
Huston 15" UMA
Broadwell U
2014-07-16
@ : Nopop Component
EMC@ : EMI, ESD and RF Component
UC1CPU2@
CPU_QG21
HSW CPU:
2 2
CPU7@:SA00007MU2L(S IC CL8064701477600 SR1EE D0 2G BGA1168) CPU9@:SA00007TA0L(S IC CL8064701552900 SR1EN D0 1.9G BGA) CPU10@:SA00007LO2L(S IC CL8064701477802 SR1EF D0 1.7G BGA) BDW CPU: CPU8@:SA00008390L(S IC A31 FH8065801618302 QH14 E0 2.2G) CPU11@:SA000083D0L(S IC A31 FH8065801620403 QH18 E0 2G) CPU12@:SA000083B0L(S IC A31 FH8065801620103 QH16 E0 2G) CPU13@:SA000083C0L(S IC A31 FH8065801620203 QH17 E0 2G)
UC1CPU7@
CPU_SR1EE
UC1CPU8@
UC1CPU3@
CPU_QFSY
UC1CPU9@
CPU_SR1EN
UC1CPU11@
UC1CPU4@
CPU_QGHB
UC1CPU10@
CPU_SR1EF
@EMC@ : EMI, ESD and RF Nopop Component
3 3
CPU_QH14
CPU_QH18
CPU_QH16
CPU_QH17
CXDP@ : XDP Component
VPRO@ : Support VPRO
Layout Dell logo
NVPRO@ : Support NON-VPRO
CONN@ : Connector Component
HSW@ : HSW CPU BDW@ : BDW CPU
COPYRIGHT 2014 ALL RIGHT RESERVED REV: A00 PWB: MOYKF
4 4
MB PCB
Part Number
DAZ13M00100
Description
PCB ZAM80 LA-A911P LS-A911P/A912P/A913P 02
A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
B
C
D
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Cover Sheet
Cover Sheet
Cover Sheet
LA-A911P
LA-A911P
LA-A911P
1 55Wednesday, July 16, 2014
1 55Wednesday, July 16, 2014
1 55Wednesday, July 16, 2014
E
0.5
0.5
0.5
A
Houston 15 UMA Block Diagram
B
C
D
E
Reverse Type
Memory BUS (DDR3L)
1333/1600MHz
DDR3L-DIMM X2
BANK 0, 1, 2, 3
USB2.0[4]
USB2.0[5]
USB3.0[2]
USB3.0[4]
PAGE 18 19
LCD Touch
Camera
USB3.0/2.0 PS
USB3.0/2.0
USB3.0/2.0
INT.Speaker
Combo Jack
Dig. MIC
SATA3 Conn
PAGE 23
PAGE 23
PAGE 32
PAGE 31
PAGE 31
PAGE 21
PAGE 21
PAGE 23
PAGE 20
Trough eDP Cable
Trough eDP Cable
LID SWITCH
USH CONN
PAGE 27
CPU XDP Port
Automatic Power Switch (APS)
Free Fall sensor
PAGE 20
DC/DC Interface
Power On/Off SW & LED
PAGE 39
PAGE 9
PAGE 9
PAGE 38
PAGE 39
1 1
eDP CONN
PAGE 23
HDMI CONN
PAGE 24
HDMI
Reduce Level Shifter
PAGE 24
PI3V713
DP 1.2
VGA SW
PAGE 26
Synaptics VMM3320
PAGE 22
DP
WIGIG_DP
Card reader
O2 Micro OZ777FJ2LN-B1
PCI Express BUS
PCIE6_L1
PCIE5_L0
PS8338B DP Sw
VGA CONN
PAGE 26
VGA
E-Dock
PAGE 34
DAI
2 2
LAN
SATA0 DOCK_USB2.0[0] DOCK_USB2.0[3] DOCK_USB3.0[1]
SD4.0
PAGE 29 PAGE 29
PCIE3 PCIE4
PCIE6_L0/ SATA3
eDP
DDI1
PAGE 25
DDI2
INTEL
BROADWELL U
PCIE1
LPC
PAGE 6~17
SPI
W25Q64CVSSIQ
64M 4K sector
USB
HD Audio I/F
SATA1
USB2.0[1]
USB2.0[3]
USB2.0[0]
USB3.0[1]
TPS2544
USB POWER SHARE
PAGE 32
USB2.0 SW
NX3DV221GM
PAGE 31
USB2.0&3.0 SW
PI3USB3102ZLEX
PAGE 31
HDA Codec
ALC3235
Single DMIC
USB2.0[1]_PS
SW_USB2.0[3]
DOCK_USB2.0[3]
SW_USB2.0[0]
SW_USB3.0[1] DOCK_USB2.0[0] DOCK_USB3.0[1]
PAGE 21
PAGE 21
W25Q32BVSSIQ
Intel Clarkville I218LM
RJ45
PAGE 28
PAGE 28
PAGE 28
3 3
Transformer
WWAN/LTE/HCA
PAGE 30
USB2.0[7]
Smart Card
4 4
RFID/NFC
BCM20793
WLAN/BT/
WIGIG
WIGIG_DP
TDA8034HN
SPI
PAGE 30
USB2.0[2]
USH
TPM1.2
BCM5882
SMSC SIO
ECE5048
PAGE 35
BC BUS
SMSC KBC
MEC5085
PAGE 36
shorten solution
32M 4K sector
Discrete TPM AT97SC3205
KB/TP CONN
PAGE 37
FAN CONN
PAGE 36
PAGE 7
PAGE 27
SATA REPEATER PI3EQX6741STZDEX
PAGE 20
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Fingerprint CONN
A
FP_USB
B
USH board
PAGE 29
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
C
D
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Block diagram
Block diagram
Block diagram
LA-A911P
LA-A911P
LA-A911P
2 55Wednesday, July 16, 2014
2 55Wednesday, July 16, 2014
2 55Wednesday, July 16, 2014
E
0.5
0.5
0.5
5
4
3
2
1
POWER STATES
State
D D
S0 (Full ON) / M0
S3 (Suspend to RAM) / M3 LOW HIGH HIGH ON ON ON OFF
S4 (Suspend to DISK) / M3 ON ON OFF
S5 (SOFT OFF) / M3 ON ON OFFLOW HIGHLOW
S3 (Suspend to RAM) / M-OFF
S4 (Suspend to DISK) / M-OFF HIGH
S5 (SOFT OFF) / M-OFF
Signal
SLP S3#
HIGH
LOW HIGH HIGH
LOW HIGH HIGH LOW ON ONOFF OFF OFF
LOW LOW LOW ON OFF OFF OFF OFF
LOW LOW LOW LOW ON OFF OFF OFF OFF
SLP
SLP
S5#
S4#
HIGH HIGH
LOW
LOW
SLP A#
HIGH
HIGH
ALWAYS PLANE
ON
M PLANE
ON
SUS
RUN
PLANE
PLANE
ON ON ON
OFF
OFF
CLOCKS
OFF
OFF
OFF
PCIE
PCIE 1
PCIE 2
PCIE 3
PCIE 4
PCIE 5
USB3.0
USB3.0 1
USB3.0 2
USB3.0 3
USB3.0 4
L3
SATA
SATA 0
DESTINATION
JUSB1-->Rear left
JUSB3-->Right
MMI (CARD READER)
JUSB2-->Rear Right
LOM
WLAN
WIGIG
JDOCK1 (DOCK)
C C
PM TABLE
power plane
+3.3V_ALW
+3.3V_ALW_PCH
+3.3V_RTC_LDO
+3.3V_SUS+5V_ALW +5V_RUN
+1.35V_MEM
+0.675V_DDR_VTT
+1.05V_RUN
+VCC_CORE
+3.3V_M +3.3V_M
+1.05V_M+3.3V_RUN
+1.05V_M
(M-OFF)
PCIE 6
L2
L1
L0
SATA 2
SATA 3
USB PORT#
State
0
1
S0
B B
S3
S5 S4/AC
S5 S4/AC doesn't exist
ON
ON
ON ON
ON
OFF
OFFOFF
OFFON
OFF
OFF
ON
ON
ON
ON
OFF
OFF
OFFOFF
BDW ULT
2
3
4
5
6
7
0
JUSB1
JUSB3
BT
JUSB2
Touch Screen
CAMERA
USH
WWAN
BIO
JSATA1 (HDD)SATA 1
NA
HCA
DESTINATION
USH
A A
1
NA
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Port assignment
Port assignment
Port assignment
LA-A911P
LA-A911P
LA-A911P
3 55Wednesday, July 16, 2014
3 55Wednesday, July 16, 2014
3 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
RUN_ON
2
1
TPS22967
(UZ7)
D D
ADAPTER
EN_INVPWR
AO6405
(QV1)
+BL_PWR_SRC
A_ON
SY8208DQNC
(PU300)
+1.05V_RUN
+1.05V_M
+1.05V_MODPHY
BATTERY +PWR_SRC
ALWON
C C
TPS51285
(PU100)
+5V_ALW
CHARGER
+3.3V_ALW
A_ON
PCH_ALW_ON
TPS51622
(PU500)
B B
H_VR_EN
SUS_ON
RT8207 (PU200)
APE8990GN3B
(UZ8) (UZ9)
AUX_EN_WOWL
APE8990GN3B
(UZ3)
SUS_ON
SIO_SLP_LAN#
3.3V_WWAN_EN
APE8990GN3B
(UZ2)
EN_LCDPWR
AP2821KTR
(UV24)
RUN_ON
RUN_ON
APE8990GN3B
USB_PWR_SHR_EN#
TPS2544
(UI3)
USB_PWR_EN1#
SY6288D10CAC
(UI1)
USB_PWR_EN2#
SY6288D10CAC
(UI2)
+VCC_CORE
A A
+1.35V_MEM
+0.675V_DDR_VTT
0.675V_DDR_VTT_ON
+3.3V_M
+3.3V_ALW_PCH
+3.3V_WLAN
+3.3V_SUS
+3.3V_LAN
+LCDVDD
+3.3V_WWAN (QV8)
+3.3V_CAM
+3.3V_RUN
3.3V_CAM_EN#
LP2301ALT1G
(QZ1)
+5V_RUN
3.3V_TS_EN
+5V_USB_CHG_PWR
LP2301ALT1G
+USB_LEFT_PWR
+5V_TS
+USB_RIGHT_PWR
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Power rails
Power rails
Power rails
LA-A911P
LA-A911P
LA-A911P
4 55Wednesday, July 16, 2014
4 55Wednesday, July 16, 2014
4 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
SMBUS Address [0x9a]
B4
A3
MEM_SMBCLK
MEM_SMBDATA
SML0CLK
SML0DATA
2.2K
2.2K
DOCK_SMB_CLK
DOCK_SMB_DAT
+3.3V_ALW_PCH
AP2
AH1
D D
BDW
AN1
AK1
AU3AH3
SML1_SMBDATA
SML1_SMBCLK
B6A5
3A
3A
1A
1A
C C
1B
1B
499
499
2.2K
2.2K
4
+3.3V_ALW_PCH
2.2K
2.2K
+3.3V_ALW_PCH
+3.3V_ALW
2N7002
2N7002
28
31
127
129
LOM
DOCKING
3
2
202
200
202
200
53
51
DIMMA
DIMMB
XDP
1
10K
10K
4
6
+3.3V_RUN
G Sensor
2.2K
KBC
A56
1C1CB59
PBAT_SMBCLK
2.2K
PBAT_SMBDAT
+3.3V_ALW
100 ohm
100 ohm
7
6
BATTERY CONN
2.2K
A50
B53
A49
B52
USH_SMBCLK
USH_SMBDAT
B B
MEC 5085
1E
1E
2B
2B
10K
2.2K
B50
A47
B7
A7
CHARGER_SMBCLK
CHARGER_SMBDAT
1G
1G
A A
2D
2D
10K
2.2K
2.2K
B48
B49
GPU_SMBDAT
GPU_SMBCLK
4
2A
2A
5
+3.3V_SUS
+3.3V_ALW
+3.3V_RUN
M9
L9
USH
9
8
Charger
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
SMbus Block diagram
SMbus Block diagram
SMbus Block diagram
LA-A911P
LA-A911P
LA-A911P
5 55Wednesday, July 16, 2014
5 55Wednesday, July 16, 2014
5 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
SATA0
SATA1
PCB
UMA SATA port
E-Dock
Service Mode Switch: Add a switch to ME_FWP signal to unlock the ME region and allow the entire region of the SPI flash to be updated using FPT.
D D
+RTC_CELL
330K_0402_5%
12
RC1
+3.3V_ALW_PCH
12
RC2 1K_0402_5%
PT,ST pop RC2 and SW1; MP pop RC301
BDW@
ME_FWP_EC<36>
ME_FWP PCH has internal 20K PD.
12
RC301HSW@ 0_0402_5%
ME_FWP
ME_FWPME_FWP_EC
SW1
BDW@
1
A
2
B
3
C
4
G1
5
G2
SS3-CMFTQR9_3P
FLASH DESCRIPTOR SECURITY OVERRIDE
ME_FWP=LOW → ENABLE ME (DEFAULT) --> Pin1 & Pin3 short
PCH_INTVRMEN
INTVRMEN - INTEGRATED SUS 1.05V VRM ENABLE
C C
High - Enable Internal VRs Low - Enable External VRs
1 2
RC9 1M_0402_5%
+RTC_CELL
1 2 1 2
RC10 20K_0402_5% RC8 20K_0402_5%
1 2
CC3
1U_0402_6.3V6K
CMOS place near DIMM
ME_CLR1
B B
Shunt Clear ME RTC Registers
Open
+1.05V_M
TPM setting
Keep ME RTC Registers
12
RC14 51_0402_5%
RC15 51_0402_5%
RC16 51_0402_5%
RC18@ 1K_0402_1%
@
RC21
12
12
12
12
PCH_JTAG_TCK
51_0402_5%
PCH_JTAG_TDI
PCH_JTAG_TDO
PCH_JTAG_TMS
PCH_JTAG_JTAGX
CMOS_CLR1
=HIGH → DISABLE ME (ME can update) --> Pin2 & Pin3 short
1 2
8P_0402_50V8D
ESR MAX=50k ohm
1 2
8P_0402_50V8D
1
1
CMOS1@SHORT PADS~D
1 2
CC4
1U_0402_6.3V6K
CC1
CC2
2
12
2
1 2
RC4@ 0_0402_5 %
YC1
32.768KHZ_12.5PF_9H03220008
PCH_RTCRST#<9>
PCH_AZ_CODEC_SDIN0<21>
ME_FWP
CMOS setting
Shunt Clear CMOS
+1.05V_M
Keep CMOS
@
RC300
1 2
10K_0402_5%
@
CC100 1U_0402_6.3V6K
1 2
PCH_JTAG_TRST#<9>
PCH_JTAG_TCK<9> PCH_JTAG_TDI<9> PCH_JTAG_TDO<9> PCH_JTAG_TMS<9>
PCH_JTAG_JTAGX<9>
Open
PCH_RTCX1PCH_RTCX1_R
10M_0402_5%
12
RC7
PCH_RTCX2
INTRUDER# PCH_INTVRMEN SRTCRST# PCH_RTCRST#
PCH_AZ_BITCLK PCH_AZ_SYNC PCH_AZ_RST# PCH_AZ_CODEC_SDIN0
1 2
PM_TEST_RST
PCH_AZ_SDOUT
PCH_JTAG_TRST# PCH_JTAG_TCK PCH_JTAG_TDI PCH_JTAG_TDO PCH_JTAG_TMS
RC11 1K_0402_5%
UC1E
AW5
RTCX1
AY5
RTCX2
AU6
INTRUDER
AV7
INTVRMEN
AV6
SRTCRST
AU7
RTCRST
AW8
HDA_BCLK/I2S0_SCLK
AV11
HDA_SYNC/I2S0_SFRM
AU8
HDA_RST/I2S_MCLK
AY10
HDA_SDI0/I2S0_RXD
AU12
HDA_SDI1/I2S1_RXD
AU11
HDA_SDO/I2S0_TXD
AW10
HDA_DOCK_EN/I2S1_TXD
AV10
HDA_DOCK_RST/I2S1_SFRM
AY8
I2S1_SCLK
AU62
PCH_TRST
AE62
PCH_TCK
AD61
PCH_TDI
AE61
PCH_TDO
AD62
PCH_TMS
AL11
RSVD
AC4
RSVD
AE63
JTAGX
AV2
RSVD
BDW-ULT-DDR3L_BGA1168
5 OF 19
@
NA
E-Dock
E-Dock
NA
NA
E-Dock
E-Dock
NA
NA
RTC
AUDIO SATA
JTAG
HDD
HDD
HDD
HDD
HDD
HDD
HDD
HDD
HDD
HDD
BDW_ULT_DDR3L
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
H15D_En
H15U_En
HDA for Codec
PCH_AZ_CODEC_SDOUT<21>
A A
PCH_AZ_CODEC_SYNC<21>
PCH_AZ_CODEC_RST#<21>
PCH_AZ_CODEC_BITCLK<21>
1 2
RC19 33_0402_5%
1 2
RC20 33_0402_5%
1 2
RC22 33_0402_5%
1 2
EMC@
RC23 33_0402_5%
27P_0402_50V8J
@EMC@
12
CC5
Reserve for EMI
5
PCH_AZ_SDOUT
PCH_AZ_SYNC
PCH_AZ_RST#
PCH_AZ_BITCLK
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
4
3
SATA2/PCIE6 L1
M2 3042 2nd PCIe Lane for PCIe Cache
M2 3042 SATA-Cache(no HCA)
M2 3042 2nd PCIe Lane for PCIe Cache
M2 3042 SATA-Cache(no HCA)
M2 3042 2nd PCIe Lane for PCIe Cache
SATA_RN0/PERN6_L3 SATA_RP0/PERP6_L3
SATA_TN0/PETN6_L3 SATA_TP0/PETP6_L3
SATA_RN1/PERN6_L2 SATA_RP1/PERP6_L2
SATA_TN1/PETN6_L2 SATA_TP1/PETP6_L2
SATA_RN2/PERN6_L1 SATA_RP2/PERP6_L1
SATA_TN2/PETN6_L1 SATA_TP2/PETP6_L1
SATA_RN3/PERN6_L0 SATA_RP3/PERP6_L0
SATA_TN3/PETN6_L0 SATA_TP3/PETP6_L0
SATA0GP/GPIO34 SATA1GP/GPIO35 SATA2GP/GPIO36 SATA3GP/GPIO37
SATA_IREF
RSVD RSVD
SATA_RCOMP
SATALED
2
SATA3/PCIE6 L0
M2 3042 (HCA & SATA-Cache)
NA NA
M2 3030 WIGIG
M2 3042 (HCA & SATA-Cache)
NA
NA
M2 3030 WIGIG
NA
M2 3030 WIGIG
M2 3042 (HCA & SATA-Cache)
NA
NA
J5 H5 B15 A15
J8 H8 A17 B17
J6 H6 B14 C15
F5 E5 C17 D17
V1
MPCIE_RST#
U1
HDD_DET#
V6
SATA2_PCIE6_L1
AC1
mCARD_PCIE#_SATA
A12 L11 K10 C12
SATA_COMP
U3
SATA_ACT#
M2 3030 WIGIG
Express card
SATA_PRX_DKTX_N0_C <34> SATA_PRX_DKTX_P0_C <34> SATA_PTX_DKRX_N0_C <34> SATA_PTX_DKRX_P0_C <34>
SATA_PRX_DTX_N1 <20> SATA_PRX_DTX_P1 <20> SATA_PTX_DRX_N1 <20> SATA_PTX_DRX_P1 <20>
PCIE_PRX_SATATX_N6_L1 <30> PCIE_PRX_SATATX_P6_L1 <30> PCIE_PTX_SATARX_N6_L1 <30> PCIE_PTX_SATARX_P6_L1 <30>
PCIE_PRX_SATATX_N6_L0 <30> PCIE_PRX_SATATX_P6_L0 <30> PCIE_PTX_SATARX_N6_L0 <30> PCIE_PTX_SATARX_P6_L0 <30>
HDD_DET# <20> SATA2_PCIE6_L1 <35> mCARD_PCIE#_SATA <36>
SATA_ACT# <39>
SATA Impedance Compensation
CAD note: Place the resistor within 500 mils of the PCH. Avoid routing next to clock pins.
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
contact to WWAN
SATA2/PCIE6_L1 contact to WWAN SATA3/PCIE6 L0 contact to WLAN
contact to WWAN
contact to WLAN
SATA2/PCIE6_L1 contact to WWAN SATA3/PCIE6 L0 contact to WLAN
contact to WWAN
contact to WLAN
contact to Express card
for DOCK
SATA HDD
for PCIe Cache (WWAN)
for SATA-CACHE (WWAN)
+PCH_ASATA3PLL
MPCIE_RST# HDD_DET#
SATA2_PCIE6_L1
mCARD_PCIE#_SATA
SATA_COMP
1 2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
CPU (1/12)
CPU (1/12)
CPU (1/12)
LA-A911P
LA-A911P
LA-A911P
RPC18
6 7 8
10K_8P4R_5%
+PCH_ASATA3PLL
RC173.01K_0402_1 %
1
6 55Wednesday, July 16, 2014
6 55Wednesday, July 16, 2014
6 55Wednesday, July 16, 2014
45 3 2 1
+3.3V_RUN
0.5
0.5
0.5
5
@
BDW_ULT_DDR3L
LPC
SPI_PCH_DO2
SPI_PCH_DO3
UC1G
AU14
LAD0
AW12
LAD1
AY12
LAD2
AW11
LAD3
AV12
LFRAME
AA3
SPI_CLK
Y7
SPI_CS0
Y4
SPI_CS1
AC2
SPI_CS2
AA2
SPI_MOSI
AA4
SPI_MISO
Y6
SPI_IO2
AF1
SPI_IO3
BDW-ULT-DDR3L_BGA1168
7 OF 19
+3.3V_SPI
1 2
RC29 1K_0402_5%
1 2
RC31 1K_0402_5%
SPI_CLK64
@EMC@
CC10
@EMC@
LPC_LAD0 LPC_LAD1 LPC_LAD2 LPC_LAD3 LPC_LFRAME#
PCH_SPI_CLK PCH_SPI_CS0# PCH_SPI_CS1# PCH_SPI_CS2# PCH_SPI_DO PCH_SPI_DIN PCH_SPI_DO2 PCH_SPI_DO3
LPC_LAD0<35,36> LPC_LAD1<35,36> LPC_LAD2<35,36> LPC_LAD3<35,36>
LPC_LFRAME#<35,36>
D D
SPI_CLK32
33_0402_5%
RC61
@EMC@
1 2
33P_0402_50V8J
CC9
@EMC@
C C
1 2
PCH_SPI_CLK<27>
PCH_SPI_CS2#<27> PCH_SPI_DO<27>
PCH_SPI_DIN<27>
33_0402_5%
RC62
1 2
33P_0402_50V8J
1 2
MMI --->
+3.3V_RUN
RPC6
4 5
MMICLK_REQ#
3
6
LANCLK_REQ#
2
7
WLANCLK_REQ#
1
8
WIGIGCLK_REQ#
PCB
10K_8P4R_5%
PCIE1
SD card
SD card
SD card
SD card
SD card
SD card
SD card
SD card
SD card
5
PCIE3PCIE2
NA LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
B B
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
A A
H15 DSC
H15 UMA
H15D_En
H15U_En
10/100/1G LAN --->
WLAN (NGFF1)--->
WGIG--->
SATA (WWAN)--->
PCIE4
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
WLAN
PCIE5
WIGIG
WIGIGSD card
GPU
WIGIG
GPU
WIGIG
GPU
WIGIG
GPU
WIGIG
4
SMBALERT/GPIO11
SMBCLK
SMBUS
SML1ALERT/PCHHOT/GPIO73
C-LINKSPI
SMBDATA
SML0ALERT/GPIO60
SML0CLK
SML0DATA
SML1CLK/GPIO75
SML1DATA/GPIO74
CL_CLK
CL_DATA
CL_RST
SPI_PCH_DIN
SPI_PCH_DO SPI_PCH_CLK SPI_PCH_DO3
VPRO@
SPI_PCH_DO3 SPI_PCH_CLK
SPI_PCH_DO
SPI_PCH_DIN
PCIECLK for UMA
CLK_PCIE_MMI#<29> CLK_PCIE_MMI<29>
MMICLK_REQ#<29>
+3.3V_RUN
CLK_PCIE_LAN#<28> CLK_PCIE_LAN<28>
LANCLK_REQ#<28>
CLK_PCIE_WLAN#<30>
CLK_PCIE_WLAN<30>
WLANCLK_REQ#<30>
CLK_PCIE_WIGIG#<30>
CLK_PCIE_WIGIG<30>
WIGIGCLK_REQ#<30>
CLK_PCIE_SATA#<30>
CLK_PCIE_SATA<30>
SATACLK_REQ#<30>
+3.3V_RUN
PCIE6
M2 3042 (HCA & SATA-Cache)
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
NA
4
RC66 10K_0402_5%
RC68 10K_0402_5%
AN2 AP2
MEM_SMBCLK
AH1
MEM_SMBDATA
AL2 AN1
SML0_SMBCLK
AK1
SML0_SMBDATA
AU4 AU3
SML1_SMBCLK
AH3
SML1_SMBDATA
AF2
PCH_CL_CLK1
AD2
PCH_CL_DATA1
AF4
PCH_CL_RST1#
SOFTWARE TAA
RPC11
18 27 36 45
SPI_PCH_DO3_64
33_0804_8P4R_5%
RPC12
18
SPI_PCH_DO3_32
27 36 45
33_0804_8P4R_5%
MMICLK_REQ#
1 2
LANCLK_REQ#
WLANCLK_REQ#
WIGIGCLK_REQ#
1 2
PCI_CLK_LPC_0
PCI_CLK_LPC_1
CLK_PCI_SIO
CLK_PCI_MEC
CLK_PCI_LPDEBUG
CLK_PCI_DOCK
PCH_SMB_ALERT# <12>
SML0_SMBCLK <28>
PCH_GPIO73 <12> SML1_SMBCLK <36>
SPI_DIN64
SPI_DO64
SPI_CLK64
SPI_CLK32
SPI_DO32
SPI_DIN32
PCH_GPIO19
RC72EMC@ 22_0402_5%
1 2
1 2
RC74EMC@ 22_0402_5%
RC67EMC@ 22_0402_5%
1 2
1 2
RC70EMC@ 22_0402_5%
Reserve for RF
3
SML0_SMBDATA <28>
SML1_SMBDATA <36>
PCH_CL_CLK1 <30>
PCH_CL_DATA1 <30>
PCH_CL_RST1# <30>
UC1F
@
C43
CLKOUT_PCIE_N0
C42
CLKOUT_PCIE_P0
U2
PCIECLKRQ0/GPIO18
B41
CLKOUT_PCIE_N1
A41
CLKOUT_PCIE_P1
Y5
PCIECLKRQ1/GPIO19
C41
CLKOUT_PCIE_N2
B42
CLKOUT_PCIE_P2
AD1
PCIECLKRQ2/GPIO20
B38
CLKOUT_PCIE_N3
C37
CLKOUT_PCIE_P3
N1
PCIECLKRQ3/GPIO21
A39
CLKOUT_PCIE_N4
B39
CLKOUT_PCIE_P4
U5
PCIECLKRQ4/GPIO22
B37
CLKOUT_PCIE_N5
A37
CLKOUT_PCIE_P5
T2
PCIECLKRQ5/GPIO23
BDW-ULT-DDR3L_BGA1168
6 OF 19
12
@EMC@12P_0402_50V8J
CC12
12
@EMC@12P_0402_50V8J
CC13
12
@EMC@12P_0402_50V8J
CC14
12
@EMC@12P_0402_50V8J
CC15
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
MEM_SMBCLK
MEM_SMBDATA
SPI_PCH_CS0#
SPI_PCH_DO2
SPI_PCH_CS1#
SPI_PCH_DO2
BDW_ULT_DDR3L
CLOCK
SIGNALS
CLK_PCI_SIO <35>
CLK_PCI_MEC <36>
CLK_PCI_LPDEBUG <36>
CLK_PCI_DOCK <34>
+3.3V_SPI
+3.3V_RUN
6
5
DMN66D0LDW-7_SOT363-6
3 4
QC1B
DMN66D0LDW-7_SOT363-6
@
1 2
RC35
RC38 33_0402_5%
@
RC50 0_0402_5%
RC55 33_0402_5%
VPRO@
DIFFCLK_BIASREF
CLKOUT_ITPXDP_P
RC224 0_0402_5%
RC225 0_0402_5%
RC226 0_0402_5%
RC227 0_0402_5%
RC228 0_0402_5%
RC229 0_0402_5%
RC230 0_0402_5%
RC231 0_0402_5%
1 2
1 2
1 2
XTAL24_IN
XTAL24_OUT
RSVD RSVD
TESTLOW_C35 TESTLOW_C34
TESTLOW_AK8
TESTLOW_AL8
CLKOUT_LPC_0 CLKOUT_LPC_1
CLKOUT_ITPXDP
+3.3V_M
0_0402_5%
12
12
12
12
12
12
12
12
A25 B25
K21 M21 C26
C35 C34 AK8 AL8
AN15 AP15
B35 A35
2
QC1A
2
1
DDR_XDP_WAN_SMBCLK <9,18,19,20>
DDR_XDP_WAN_SMBDAT <9,18,19,20>
SPI_PCH_CS0#_R SPI_DIN64 SPI_PCH_DO2_64
SPI_PCH_CS1#_R SPI_DIN32 SPI_PCH_DO2_32
2
1 2
E-T_6705K-Y20N-00L
22 21 20 19 18 17 16 15 14 13 12 11 10
9 8 7 6 5 4 3 2 1
JSPI1
CONN@
XTAL24_IN XTAL24_OUT
CLK_BIASREF
MCP_TESTLOW1 MCP_TESTLOW2 MCP_TESTLOW3 MCP_TESTLOW4
PCI_CLK_LPC_0 PCI_CLK_LPC_1
SPI_PCH_CS1# PCH_SPI_CS1#
SPI_PCH_DO PCH_SPI_DO SPI_PCH_DIN
PCH_SPI_DIN SPI_PCH_CLK
PCH_SPI_CLK SPI_PCH_CS0# PCH_SPI_CS0# SPI_PCH_DO2 PCH_SPI_DO2 SPI_PCH_DO3 PCH_SPI_DO3
64Mb Flash ROM
UC2
1
/CS
2
DO(IO1)
3
/WP(IO2)
4
GND
W25Q64FVSSIQ_SO8
32Mb Flash ROM
UC3
1
/CS
2
DO/IO1
3
/WP/IO2
4
GND
W25Q32FVSSIQ_SO8
1M_0402_5%
RC63
1 2
RC65@ 0_0402_5%
VPRO@
VCC
/HOLD(IO3)
CLK
DI(IO0)
VCC
/HOLD/IO3
CLK
DI/IO0
XTAL24_OUT_R
support SPI TPM
GND2 GND1 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
Update E-T_6705K-Y20N-00L done
2 1
DELL CONFIDENTIAL/PROPRIETARY
1
+3.3V_ALW_PCH
RPC14
1
MEM_SMBCLK MEM_SMBDATA SML1_SMBCLK SML1_SMBDATA
SML0_SMBCLK
SML0_SMBDATA
+3.3V_SPI
0.1U_0402_25V6
8 7
SPI_PCH_DO3_64
6
SPI_CLK64
5
SPI_DO64
+3.3V_SPI
0.1U_0402_25V6
8 7
SPI_PCH_DO3_32
6
SPI_CLK32
5
SPI_DO32
3
4
24MHZ_12PF_X3G024000DC1H
1
2
CLK_BIASREF
MCP_TESTLOW1 MCP_TESTLOW2 MCP_TESTLOW3 MCP_TESTLOW4
CC6
1 2
CC7
VPRO@
1 2
CC8
12
15P_0402_50V8J
YC2
CC11
12
15P_0402_50V8J
1 2
1 2
RC240 10K_0402_5% RC241 10K_0402_5%
1 2 1 2
RC242 10K_0402_5% RC243 10K_0402_5%
1 2
2 3 4 5
2.2K_0804_8P4R_5%
+PCH_VCCACLKPLL
RC693.01K_0402_1%
8 7 6
12
RC33499_0402_1%
12
RC34499_0402_1%
LPC_0 LPC_1
SIO
DOCK
MEC
DEBUG
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (2/12)
CPU (2/12)
CPU (2/12)
LA-A911P
LA-A911P
LA-A911P
1
7 55Wednesday, July 16, 2014
7 55Wednesday, July 16, 2014
7 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
D D
DDR_A_D[0..63]<1 8>
C C
B B
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
AH63 AH62 AK63 AK62 AH61 AH60 AK61
AK60 AM63 AM62
AP63
AP62 AM61 AM60
AP61
AP60
AP58
AR58 AM57
AK57
AL58
AK58
AR57
AN57
AP55
AR55 AM54
AK54
AL55
AK55
AR54
AN54
AY58
AW58
AY56
AW56
AV58
AU58
AV56
AU56
AY54
AW54
AY52
AW52
AV54
AU54
AV52
AU52
AK40
AK42 AM43 AM45
AK45
AK43 AM40 AM42 AM46
AK46 AM49
AK49 AM48
AK48 AM51
AK51
UC1C
SA_DQ0 SA_DQ1 SA_DQ2 SA_DQ3 SA_DQ4 SA_DQ5 SA_DQ6 SA_DQ7 SA_DQ8 SA_DQ9 SA_DQ10 SA_DQ11 SA_DQ12 SA_DQ13 SA_DQ14 SA_DQ15 SA_DQ16 SA_DQ17 SA_DQ18 SA_DQ19 SA_DQ20 SA_DQ21 SA_DQ22 SA_DQ23 SA_DQ24 SA_DQ25 SA_DQ26 SA_DQ27 SA_DQ28 SA_DQ29 SA_DQ30 SA_DQ31 SA_DQ32 SA_DQ33 SA_DQ34 SA_DQ35 SA_DQ36 SA_DQ37 SA_DQ38 SA_DQ39 SA_DQ40 SA_DQ41 SA_DQ42 SA_DQ43 SA_DQ44 SA_DQ45 SA_DQ46 SA_DQ47 SA_DQ48 SA_DQ49 SA_DQ50 SA_DQ51 SA_DQ52 SA_DQ53 SA_DQ54 SA_DQ55 SA_DQ56 SA_DQ57 SA_DQ58 SA_DQ59 SA_DQ60 SA_DQ61 SA_DQ62 SA_DQ63
@
BDW_ULT_DDR3L
DDR CHANNEL A
SA_CLK#0
SA_CLK0
SA_CLK#1
SA_CLK1
SA_CKE0 SA_CKE1 SA_CKE2 SA_CKE3
SA_CS#0 SA_CS#1
SA_ODT0
SA_RAS
SA_WE
SA_CAS
SA_BA0 SA_BA1 SA_BA2
SA_MA0 SA_MA1 SA_MA2 SA_MA3 SA_MA4 SA_MA5 SA_MA6 SA_MA7 SA_MA8
SA_MA9 SA_MA10 SA_MA11 SA_MA12 SA_MA13 SA_MA14 SA_MA15
SA_DQSN0 SA_DQSN1 SA_DQSN2 SA_DQSN3 SA_DQSN4 SA_DQSN5 SA_DQSN6 SA_DQSN7
SA_DQSP0 SA_DQSP1 SA_DQSP2 SA_DQSP3 SA_DQSP4 SA_DQSP5 SA_DQSP6 SA_DQSP7
SM_VREF_CA SM_VREF_DQ0 SM_VREF_DQ1
UC1D
SB_DQ0 SB_DQ1 SB_DQ2 SB_DQ3 SB_DQ4 SB_DQ5 SB_DQ6 SB_DQ7 SB_DQ8 SB_DQ9 SB_DQ10 SB_DQ11 SB_DQ12 SB_DQ13 SB_DQ14 SB_DQ15 SB_DQ16 SB_DQ17 SB_DQ18 SB_DQ19 SB_DQ20 SB_DQ21 SB_DQ22 SB_DQ23 SB_DQ24 SB_DQ25 SB_DQ26 SB_DQ27 SB_DQ28 SB_DQ29 SB_DQ30 SB_DQ31 SB_DQ32 SB_DQ33 SB_DQ34 SB_DQ35 SB_DQ36 SB_DQ37 SB_DQ38 SB_DQ39 SB_DQ40 SB_DQ41 SB_DQ42 SB_DQ43 SB_DQ44 SB_DQ45 SB_DQ46 SB_DQ47 SB_DQ48 SB_DQ49 SB_DQ50 SB_DQ51 SB_DQ52 SB_DQ53 SB_DQ54 SB_DQ55 SB_DQ56 SB_DQ57 SB_DQ58 SB_DQ59 SB_DQ60 SB_DQ61 SB_DQ62 SB_DQ63
@
DDR_B_D[0..63]<1 9>
AU37
M_CLK_DDR#0
AV37
M_CLK_DDR0
AW36
M_CLK_DDR#1
AY36
M_CLK_DDR1
AU43
DDR_CKE0_DIMMA
AW43
DDR_CKE1_DIMMA DDR_CKE2_DIMMB
AY42 AY43
AP33
DDR_CS0_DIMMA#
AR32
DDR_CS1_DIMMA# DDR_CS2_DIMMB#
AP32
AY34
DDR_A_RAS#
AW34
DDR_A_WE#
AU34
DDR_A_CAS#
AU35
DDR_A_BS0
AV35
DDR_A_BS1
AY41
DDR_A_BS2
AU36
DDR_A_MA0
AY37
DDR_A_MA1
AR38
DDR_A_MA2
AP36
DDR_A_MA3
AU39
DDR_A_MA4
AR36
DDR_A_MA5
AV40
DDR_A_MA6
AW39
DDR_A_MA7
AY39
DDR_A_MA8
AU40
DDR_A_MA9
AP35
DDR_A_MA10
AW41
DDR_A_MA11
AU41
DDR_A_MA12
AR35
DDR_A_MA13
AV42
DDR_A_MA14
AU42
DDR_A_MA15
AJ61
DDR_A_DQS#0
AN62
DDR_A_DQS#1
AM58
DDR_A_DQS#2
AM55
DDR_A_DQS#3
AV57
DDR_A_DQS#4
AV53
DDR_A_DQS#5
AL43
DDR_A_DQS#6
AL48
DDR_A_DQS#7
AJ62
DDR_A_DQS0
AN61
DDR_A_DQS1
AN58
DDR_A_DQS2
AN55
DDR_A_DQS3
AW57
DDR_A_DQS4
AW53
DDR_A_DQS5
AL42
DDR_A_DQS6
AL49
DDR_A_DQS7
AP49 AR51 AP51
M_CLK_DDR#0 <1 8> M_CLK_DDR0 <18 > M_CLK_DDR#1 <1 8> M_CLK_DDR1 <18 >
DDR_CKE0_DIMMA <18> DDR_CKE1_DIMMA <18>
DDR_CS0_DIMMA# <18> DDR_CS1_DIMMA# <18>
DDR_A_RAS# <18>
DDR_A_WE# <18>
DDR_A_CAS# <18>
DDR_A_BS0 <18> DDR_A_BS1 <18> DDR_A_BS2 <18>
DDR_A_MA[0..15] <18>
DDR_A_DQS#[0..7] <18>
DDR_A_DQS[0..7] <18>
+SM_VREF_CA +SM_VREF_DQ0 +SM_VREF_DQ1
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
AY31
AW31
AY29
AW29
AV31 AU31 AV29 AU29 AY27
AW27
AY25
AW25
AV27 AU27 AV25 AU25 AM29 AK29
AL28 AK28 AR29 AN29 AR28 AP28 AN26 AR26 AR25 AP25 AK26 AM26 AK25
AL25 AY23
AW23
AY21
AW21
AV23 AU23 AV21 AU21 AY19
AW19
AY17
AW17
AV19 AU19 AV17 AU17 AR21 AR22
AL21 AM22 AN22 AP21 AK21 AK22 AN20 AR20 AK18
AL18 AK20 AM20 AR18 AP18
BDW_ULT_DDR3L
DDR CHANNEL B
SB_CK#0
SB_CK0
SB_CK#1
SB_CK1
SB_CKE0 SB_CKE1 SB_CKE2 SB_CKE3
SB_CS#0 SB_CS#1
SB_ODT0
SB_RAS
SB_WE
SB_CAS
SB_BA0 SB_BA1 SB_BA2
SB_MA0 SB_MA1 SB_MA2 SB_MA3 SB_MA4 SB_MA5 SB_MA6 SB_MA7 SB_MA8
SB_MA9 SB_MA10 SB_MA11 SB_MA12 SB_MA13 SB_MA14 SB_MA15
SB_DQSN0 SB_DQSN1 SB_DQSN2 SB_DQSN3 SB_DQSN4 SB_DQSN5 SB_DQSN6 SB_DQSN7
SB_DQSP0 SB_DQSP1 SB_DQSP2 SB_DQSP3 SB_DQSP4 SB_DQSP5 SB_DQSP6 SB_DQSP7
AM38 AN38 AK38 AL38
AY49 AU50 AW49 AV50
AM32 AK32
AL32
AM35 AK35 AM33
AL35 AM36 AU49
AP40 AR40 AP42 AR42 AR45 AP45 AW46 AY46 AY47 AU46 AK36 AV47 AU47 AK33 AR46 AP46
AW30 AV26 AN28 AN25 AW22 AV18 AN21 AN18
AV30 AW26 AM28 AM25 AV22 AW18 AM21 AM18
M_CLK_DDR#2 M_CLK_DDR2 M_CLK_DDR#3 M_CLK_DDR3
DDR_CKE3_DIMMB
DDR_CS3_DIMMB#
DDR_B_RAS# DDR_B_WE# DDR_B_CAS#
DDR_B_BS0 DDR_B_BS1 DDR_B_BS2
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14 DDR_B_MA15
DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7
M_CLK_DDR#2 <19> M_CLK_DDR2 <19> M_CLK_DDR#3 <19> M_CLK_DDR3 <19>
DDR_CKE2_DIMMB <19> DDR_CKE3_DIMMB <19>
DDR_CS2_DIMMB# <19> DDR_CS3_DIMMB# <19>
DDR_B_RAS# <19>
DDR_B_WE# <19>
DDR_B_CAS# <19>
DDR_B_BS0 <19> DDR_B_BS1 <19> DDR_B_BS2 <19>
DDR_B_MA[0..15] <19>
DDR_B_DQS#[0..7] <19>
DDR_B_DQS[0..7] <19>
BDW-ULT-DDR3L_BGA1168
3 OF 19
A A
BDW-ULT-DDR3L_BGA1168
4 OF 19
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Nu mber Rev
Size Document Nu mber Rev
Size Document Nu mber Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (3/12)
CPU (3/12)
CPU (3/12)
LA-A911P
LA-A911P
LA-A911P
1
8 55Wednesday, July 16, 2014
8 55Wednesday, July 16, 2014
8 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
+3.3V_ALW_PCH
D D
C C
B B
+PCH_VCCDSW3_3
+3.3V_RUN
+1.05V_VCCST
1 2
RC79 10K_0402_5%
RC82@ 10K_0402_5%
RC92 10K_0402_5%@
RC91 47K_0402_5%
RC95@ 8.2K_0402_5%
PCH_JTAG_TDI<6>
RC114@ 49.9_0402_1%
RC116 62_0402_5%
1
CC20 22P_0402_50V8J
2
EMI request add
10K_0402_5%
12
RC123
ME_SUS_PWR_ACK
1 2
SUS_STAT#/LPCPD#
RPC1
4 5 3
6
AC_PRESENT
2
7
PCH_PCIE_WAKE#
1
8
PCH_BATLOW#
10K_8P4R_5%
1 2
1 2
PCH_RSMRST#_Q
refer HBR_SDS_schematic_rev0.7
1 2
ME_RESET#
PCH_JTAG_TDO<6>
PCH_JTAG_TDI
RUNPWROK<35,36>
1 2
H_CATERR#
1 2
H_PROCHOT#
H_PROCHOT#
@EMC@
H_CPUPWRGD
100P_0402_50V8J
@EMC@
CC83
1
CC17
0.1U_0402_25V6
1 2
RC98 0_0402_5%
CXDP@
1 2
RC99 0_0402_5%
CXDP@
PCH_JTAG_TMS<6>
RUNPWROK
RUNPWROK
RUNPWROK
RUNPWROK
XDP_DBRESET#
RC80@ 8.2K_ 0402_5%
PM_LANPHY_ENABLE <12,28>
+3.3V_RUN
CXDP@
12
TDO_XDP
TDI_XDP_R
PCH_JTAG_TMS
TRST#_XDP
PCH_JTAG_TRST#<6>
PCH_JTAG_JTAGX<6>
UC7
CXDP@
14
VCC
2
1A
1
1OE
5
2A
4
2OE
9
3A
10
3OE
12
4A
13
4OE
74CBTLV3126BQ_DHVQFN14_2P5X3
reference Shark Bay ULT Validation Customer Debug Port Implementation Requirement Rev 1.0
PCH_JTAG_TDO
PCH_JTAG_TCK
H_PROCHOT#<36,45,46>
2
CAD Note: Avoid stub in the PWRGD path
A A
while placing resistors RC123
DDR3_DRAMRST#< 18,19>
DDR3 COMPENSATION SIGNALS
12
SM_RCOMP0
RC130200_0402_1%
12
SM_RCOMP1
RC131121_0402_1%
12
SM_RCOMP2
RC132100_0402_1%
CAD Note: Trace width=12~15 mil, Spcing=20 mils Max trace length= 500 mil
5
CAD NOTE PLACE THE CAP NEAR TO CPU
4
1 2
RC77@ 0_0402_5%
+3.3V_RUN
1
12
2
ME_RESET#
PLTRST_VMM2320#<22>
GND PAD
12
CPU_XDP_TRST#
RC1090_0402_5% CXDP@
12
CPU_XDP_TCLK
RC1120_0402_5% CXDP@
12
TDO_XDP
RC115 @0_0402_ 5%
12
TDI_XDP_R
RC118 @0_0402_ 5%
12
CPU_XDP_TCLK
RC119 @0_0402_ 5%
PECI_EC<36>
1 2
RC121 56_0402_5%
DDR_PG_CTRL<18>
DDR3_DRAMRST#
0.1U_0402_25V6
12
CC101@EMC@
4
5
P
B
4
O
A
G
74AHC1G09GW_TSSOP5
3
PLTRST_USH#<27> PLTRST_MMI#<29> PLTRST_LAN#<28>
3
1B
6
2B
8
3B
11
4B
7
GND
15
H_CATERR# PECI_EC
H_PROCHOT#_R
H_CPUPWRGD
SM_RCOMP0 SM_RCOMP1 SM_RCOMP2
UC4@
SYS_PWROK<36> RESET_OUT#<15,36>
PCH_RSMRST#_Q<37>
ME_SUS_PWR_ACK<36>
SIO_PWRBTN#<36>
AC_PRESENT<36>
SIO_SLP_WLAN#< 35>
CPU_XDP_TDO
CPU_XDP_TDI
CPU_XDP_TMS
CPU_XDP_TRST#
D61
K61
N62
K63
C61
AU60 AV60 AU61 AV15 AV61
SUSACK#<12,36>
3
+3.3V_RUN
5
1
SYS_RESET#
1 2
RC219@ 0_0402_5%
1 2
RC87@ 0_0402_5%
1 2
RC88@ 0_0402_5%
1 2
RC89@ 0_0402_5%
UC1B
PROC_DETECT CATERR PECI
PROCHOT
PROCPWRGD
SM_RCOMP0 SM_RCOMP1 SM_RCOMP2 SM_DRAMRST SM_PG_CNTL1
BDW-ULT-DDR3L_BGA1168
2 OF 19
PCH_PLTRST#
TC7SH08FU_SSOP5~D
PCH_PLTRST#
AK2
SUSACK#
AC3
SYS_RESET#
AG2
SYS_PWROK
AY7 AB5
PM_APWROK_R
AG7
PCH_PLTRST#
MISC
THERMAL
PWR
DDR3L
AW6 AV4
AL7
AJ8 AN4 AF3 AM5
H_VCCST_PWRGD<15>
BDW_ULT_DDR3L
PCH_RSMRST#_Q PCH_RTCRST# ME_SUS_PWR_ACK SIO_PWRBTN# AC_PRESENT PCH_BATLOW# SIO_SLP_S0# SIO_SLP_WLAN#
@
P
B
4
PCH_PLTRST#_EC
O
2
A
G
UC5
3
UC1H
@
SUSACK SYS_RESET SYS_PWROK PCH_PWROK APWROK PLTRST
RSMRST SUSWARN/SUSPWRDNACK/GPIO30 PWRBTN ACPRESENT/GPIO31 BATLOW/GPIO72 SLP_S0 SLP_WLAN/GPIO29
BDW-ULT-DDR3L_BGA1168
8 OF 19
SYSTEM POWER MANAGEMENT
+1.05V_RUN
12
Place near JXDP1
1 2
RC102 1K_0 402_5%
CXDP@
H_CPUPWRGD
PROC_TCK PROC_TMS
JTAG
PROC_TRST
PROC_TDI
PROC_TDO
RC304
@
100K_0402_5%
0.1U_0402_25V6
@
CC18
0.1U_0402_25V6
12
PCH_PLTRST#_EC <27,30,35,36>
@
CC19
12
BDW_ULT_DDR3L
RC5 need to close to JCPU1
1 2
RC103@ 1K_0 402_5%
DDR_XDP_WAN_SMBDAT<7,18,19,20>
DDR_XDP_WAN_SMBCLK<7,18,19,20>
J62
CPU_XDP_PRDY#
PRDY
K62
CPU_XDP_PREQ#
PREQ
E60
CPU_XDP_TCLK
E61
CPU_XDP_TMS
E59
CPU_XDP_TRST#
F63
CPU_XDP_TDI
F62
CPU_XDP_TDO
J60
XDP_OBS0_R
BPM#0
H60
XDP_OBS1_R
BPM#1
H61
XDP_OBS2_R
BPM#2
H62
XDP_OBS3_R
BPM#3
K59
XDP_OBS4_R
BPM#4
H63
XDP_OBS5_R
BPM#5
K60
XDP_OBS6_R
BPM#6
J61
XDP_OBS7_R
BPM#7
PM_APWROK<36>
1.05V_M_PWRGD<43>
DSWVRMEN
DPWROK
WAKE
CLKRUN/GPIO32
SUS_STAT/GPIO61
SUSCLK/GPIO62
SLP_S5/GPIO63
SLP_S4 SLP_S3
SLP_A SLP_SUS SLP_LAN
CFG0<13> CFG1<13>
CFG2<13> CFG3<13>
CFG4<13> CFG5<13>
CFG6<13> CFG7<13>
CPU_PWR_DEBUG#<15>
PCH_JTAG_TCK<6>
AW7
DSWODVREN
AV5
PCH_DPWROK
AJ5
PCH_PCIE_WAKE#
V5
CLKRUN#
AG4
SUS_STAT#/LPCPD#
AE6
SUSCLK_R
AP5
SIO_SLP_S5#
AJ6
SIO_SLP_S4#
AT4
SIO_SLP_S3#
AL5
SIO_SLP_A#
AP4
SIO_SLP_SUS#
AJ7
SIO_SLP_LAN#
CPU_XDP_PREQ# CPU_XDP_PRDY#
CFG0 CFG1
CFG2 CFG3
XDP_OBS0_R XDP_OBS1_R
CFG4 CFG5
CFG6 CFG7
H_VCCST_PWRGD_XDP
SIO_PWRBTN#
SYS_PWROK
CPU_XDP_TCLK
+3.3V_ALW_PCH
0.1U_0402_25V6
CC22@
T10 @PAD~D T11 @PAD~D T12 @PAD~D T13 @PAD~D T14 @PAD~D T15 @PAD~D
1 2
RC26@ 0_0402_5%
1 2
RC27 0_0402_5%@
RC136 0_0402_5%@
+1.05V_RUN
JXDP1
1 3 5 7
13
19 21 23 25
31
37
41
45 47 49 51 53 55 57 59
1K_0402_5%
RC120
CXDP@
1 2
SYS_PWROK
12
Place near JXDP1.47
2
SIO_SLP_A#
PM_APWROK_LPM_APWROK
PCH_DPWROK <36> PCH_PCIE_WAKE# <35,36>
CLKRUN# <12,35,36>
1 2
SIO_SLP_S5# <36>
T8 @PAD~D
T9@PAD~D
SIO_SLP_S4# <36> SIO_SLP_S3# <36> SIO_SLP_A# <36> SIO_SLP_SUS# <36> SIO_SLP_LAN# <28,36>
GND0 OBSFN_A0 OBSFN_A1 GND2 OBSDATA_A09OBSDATA_C0 OBSDATA_A111OBSDATA_C1 GND4 OBSDATA_A215OBSDATA_C2 OBSDATA_A317OBSDATA_C3 GND6 OBSFN_B0 OBSFN_B1 GND8 OBSDATA_B027OBSDATA_D0 OBSDATA_B129OBSDATA_D1 GND10 OBSDATA_B233OBSDATA_D2 OBSDATA_B335OBSDATA_D3 GND12 PWRGOOD/HOOK039ITPCLK/HOOK4 HOOK1 VCC_OBS_AB43VCC_OBS_CD HOOK2 HOOK3 GND14 SDA SCL TCK1 TCK0 GND16
1
2
GND1 OBSFN_C0 OBSFN_C1
GND3
GND5
GND7 OBSFN_D0 OBSFN_D1
GND9
GND11
GND13
ITPCLK#/HOOK5
RESET#/HOOK6
DBR#/HOOK7
GND15
TRST#
GND17
CONN@SA MTE_BSH-030-01-L-D-A
Place near JXDP1.48
XDP_DBRESET#
+3.3V_ALW2
5
P
B
O
A
G
TC7SH08FU_SSOP5~D
3
SUSCLK <30>
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52
TD0
54 56
TDI
58
TMS
60
12
4
PM_APWROK_R
UC6
+1.05V_RUN
0.1U_0402_25V6
CC21
CXDP@
+3.3V_ALW_PCH
+PCH_VCCDSW3_3
+PCH_VCCDSW3_3
PCH_RTCRST#<6>
POWER_SW#_M B<36,39>
CFG17 CFG16
CFG8 CFG9
CFG10 CFG11
CFG19 CFG18
CFG12 CFG13
CFG14 CFG15
XDP_RST#_R XDP_DBRESET#
TDO_XDP TRST#_XDP PCH_JTAG_TDI PCH_JTAG_TMS
RC113 1K_0402_5%
CXDP@
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
Title
Size Document Num ber Re v
Size Document Num ber Re v
Size Document Num ber Re v
Date: Sheet of
Date: Sheet of
Date: Sheet of
DSWODVREN - ON DIE DSW VR ENABLE
HIGH = ENABLED (DEFAULT)
LOW = DISABLED
SIO_SLP_S3#
SIO_SLP_S5# SIO_SLP_S4# SIO_SLP_A#
SYS_RESET#
SIO_SLP_S0#
CFG17 <13> CFG16 <13>
CFG8 <13> CFG9 <13>
CFG10 <13> CFG11 <13>
CFG19 <13> CFG18 <13>
CFG12 <13> CFG13 <13>
CFG14 <13> CFG15 <13>
RC106 1K_0402_5%
CXDP@
1 2
CFG3CFG3_R
TDO_XDP
51_0402_5%
1 2
CFG3
RC305 1K_0402_5%CXDP@
XDP_DBRESET#
1K_0402_5%
CPU_XDP_TMS
51_0402_5%
CPU_XDP_TDI
51_0402_5%
CPU_XDP_PREQ#
51_0402_5%
CPU_XDP_TDO
51_0402_5%
CPU_XDP_TCLK
51_0402_5%
CPU_XDP_TRST#
51_0402_5%
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
CPU (4/12)
CPU (4/12)
CPU (4/12)
1
DSWODVREN
12
PCH_PLTRST#_EC
12
@
12
12
12
12
12
12
12
LA-A911P
LA-A911P
LA-A911P
1
+RTC_CELL
1 2 3 4 5 6 7 8
9 10 11 12 13 14 15 16 17 18 19 20
ACES_50506-01841-P01
+1.05V_RUN
RC117
+3.3V_RUN
RC122
+1.05V_RUN
@
RC124
@
RC125
@
RC126
RC127
RC128
@
RC129
330K_0402_5%
12
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 GND GND
CONN@
9 55Wednesday, July 16, 2014
9 55Wednesday, July 16, 2014
9 55Wednesday, July 16, 2014
RC78
JAPS1
0.5
0.5
0.5
5
D D
4
3
2
1
BDW_ULT_DDR3L
PCIE
BDW_ULT_DDR3L
EDPDDI
DISPLAY
EDP_TXN0 EDP_TXP0 EDP_TXN1 EDP_TXP1
EDP_TXN2 EDP_TXP2 EDP_TXN3 EDP_TXP3
EDP_AUXN EDP_AUXP
EDP_RCOMP
EDP_DISP_UTIL
DDPB_CTRLCLK
DDPB_CTRLDATA
DDPC_CTRLCLK
DDPC_CTRLDATA
DDPB_AUXN DDPC_AUXN DDPB_AUXP DDPC_AUXP
DDPB_HPD
DDPC_HPD
EDP_HPD
C45 B46 A47 B47
C47 C46 A49 B49
A45 B45
D20 A43
B9 C9 D9 D11
C5 B6 B5 A6
C8 A8 D6
EDP_CPU_LANE_N0 EDP_CPU_LANE_P0 EDP_CPU_LANE_N1 EDP_CPU_LANE_P1
EDP_CPU_AUX# EDP_CPU_AUX
EDP_COMP
CPU_DPB_CTRLCLK CPU_DPB_CTRLDAT CPU_DPC_CTRLCLK CPU_DPC_CTRLDAT
CPU_DPB_AUX# CPU_DPC_AUX# CPU_DPB_AUX CPU_DPC_AUX
DPB_HPD DPC_HPD EDP_CPU_HPD
EDP_CPU_LANE_N0 <23> EDP_CPU_LANE_P0 <23> EDP_CPU_LANE_N1 <23> EDP_CPU_LANE_P1 <23>
EDP_CPU_AUX# <23> EDP_CPU_AUX <23>
CPU_DPB_CTRLCLK <24> CPU_DPB_CTRLDAT <24>
CPU_DPC_AUX# <25>
CPU_DPC_AUX <25>
DPB_HPD <24> DPC_HPD <25>
EDP_CPU_HPD <23>
COMPENSATION PU FOR eDP
+VCCIOA_OUT
RPC2
1 2 3 4 5
RPC20
1 2 3 4 5
8 7 6
8 7 6
12
12
12
RC13324.9_0402_1%
+3.3V_RUN
RC141100K_0402_5%
RC142100K_0402_5%
EDP_COMP
CAD Note:Trace width=20 mils ,Spacing=25mil, Max length=100 mils.
CPU_DPB_CTRLDAT CPU_DPB_CTRLCLK CPU_DPC_CTRLCLK CPU_DPC_CTRLDAT
CPU_DPB_AUX# CPU_DPB_AUX CPU_DPC_AUX CPU_DPC_AUX#
EDP_CPU_HPD
DPC_HPD
2.2K_0804_8P4R_5%
100K_0804_8P4R_5%
UC1A
@
C54
DDI1_LANE_N0<24> DDI1_LANE_P0<24> DDI1_LANE_N1<24> DDI1_LANE_P1<24> DDI1_LANE_N2<24> DDI1_LANE_P2<24>
DDI1_LANE_N3<24>
DDI1_LANE_P3<24>
DDI2_LANE_N0<25> DDI2_LANE_P0<25> DDI2_LANE_N1<25> DDI2_LANE_P1<25> DDI2_LANE_N2<25> DDI2_LANE_P2<25> DDI2_LANE_N3<25>
C C
+3.3V_RUN
B B
RPC15
45
DGPU_PWROK
3
6
TOUCHPAD_INTR#
2
7 8
10K_8P4R_5%
RC139@ 100K_0402_5%
RC140@ 1K_0402_5%
1 2
1
12
HDD_FALL_INT PCH_GPIO80
ENVDD_PCH
PCH_GPIO53
DDI2_LANE_P3<25>
EDP_BIA_PWM PANEL_BKLEN ENVDD_PCH
DGPU_PWROK HDD_FALL_INT PCH_GPIO80
TOUCHPAD_INTR#
PCH_GPIO53
CONTACTLESS_DET#<12,27>
HDD_FALL_INT<20>
EDP_BIA_PWM<23> PANEL_BKLEN<23> ENVDD_PCH<23,36>
T16@ PAD~D
PCH_GPIO52<12>
DDI1_TXN0
C55
DDI1_TXP0
B58
DDI1_TXN1
C58
DDI1_TXP1
B55
DDI1_TXN2
A55
DDI1_TXP2
A57
DDI1_TXN3
B57
DDI1_TXP3
C51
DDI2_TXN0
C50
DDI2_TXP0
C53
DDI2_TXN1
B54
DDI2_TXP1
C49
DDI2_TXN2
B50
DDI2_TXP2
A53
DDI2_TXN3
B53
DDI2_TXP3
BDW-ULT-DDR3L_BGA1168
1 OF 19
UC1I
B8
EDP_BKLCTL
A9
EDP_BKLEN
C6
EDP_VDDEN
U6
PIRQA/GPIO77
P4
PIRQB/GPIO78
N4
PIRQC/GPIO79
N2
PIRQD/GPIO80
AD4
PME
U7
GPIO55
L1
GPIO52
L3
GPIO54
R5
GPIO51
L4
GPIO53
BDW-ULT-DDR3L_BGA1168
9 OF 19
@
eDP SIDEBAND
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (5/12)
CPU (5/12)
CPU (5/12)
LA-A911P
LA-A911P
LA-A911P
10 55Wednesday, July 16, 2014
10 55Wednesday, July 16, 2014
10 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
PCIE for UMA
D D
PCIE_PRX_WIGIGTX_N5<30>
WIGIG --->
10/100/1G LAN --->
C C
WLAN (Mini Card 2)--->
MMI -->
+PCH_AUSB3PLL
B B
PCB
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
PCIE1
SD card
SD card
SD card
SD card
PCIE3PCIE2
NA LOM
NA
LOM
NA
LOM
NA
LOM
NA
LOM
PCIE_PRX_WIGIGTX_P5<30>
PCIE_PTX_WIGIGRX_N5<30> PCIE_PTX_WIGIGRX_P5<30>
PCIE_PRX_GLANTX_N3<28> PCIE_PRX_GLANTX_P3<28>
PCIE_PTX_GLANRX_N3<28> PCIE_PTX_GLANRX_P3<28>
PCIE_PRX_WLANTX_N 4<30> PCIE_PRX_WLANTX_P4<30>
PCIE_PTX_WLANRX_N 4<30> PCIE_PTX_WLANRX_P4<30>
PCIE_PRX_MMITX_N1<29> PCIE_PRX_MMITX_P1<29>
PCIE_PTX_MMIRX_N1<29> PCIE_PTX_MMIRX_P1<29>
USB3RN4<31>
USB3RP4<31>
USB3TN4<31>
USB3TP4<31>
1 2
RC149 3.01K_0402_1%
PCIE4
WLAN
WLAN
WLAN
WLAN
WLAN
PCIE5
WIGIG
WIGIGSD card
GPU
WIGIG
GPU
PCIE_PRX_WIGIGTX_N5 PCIE_PRX_WIGIGTX_P5
PCIE_PTX_WIGIGRX_N5 PCIE_PTX_WIGIGRX_P5
PCIE_PRX_GLANTX_N3 PCIE_PRX_GLANTX_P3
PCIE_PTX_GLANRX_N3 PCIE_PTX_GLANRX_P3
PCIE_PRX_WLANTX_N 4 PCIE_PRX_WLANTX_P4
PCIE_PTX_WLANRX_N 4 PCIE_PTX_WLANRX_P4
PCIE_PRX_MMITX_N1 PCIE_PRX_MMITX_P1
PCIE_PTX_MMIRX_N1 PCIE_PTX_MMIRX_P1
PCH_PCIE_RCOMP
PCIE6
M2 3042 (HCA & SATA-Cache)
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
UC1K
F10
PERN5_L0
E10
PERP5_L0
C23
PETN5_L0
C22
PETP5_L0
F8
PERN5_L1
E8
PERP5_L1
B23
PETN5_L1
A23
PETP5_L1
H10
PERN5_L2
G10
PERP5_L2
B21
PETN5_L2
C21
PETP5_L2
E6
PERN5_L3
F6
PERP5_L3
B22
PETN5_L3
A21
PETP5_L3
G11
PERN3
F11
PERP3
C29
PETN3
B30
PETP3
F13
PERN4
G13
PERP4
B29
PETN4
A29
PETP4
G17
PERN1/USB3RN3
F17
PERP1/USB3RP3
C30
PETN1/USB3TN3
C31
PETP1/USB3TP3
F15
PERN2/USB3RN4
G15
PERP2/USB3RP4
B31
PETN2/USB3TN4
A31
PETP2/USB3TP4
E15
RSVD
E13
RSVD
A27
PCIE_RCOMP
B27
PCIE_IREF
BDW-ULT-DDR3L_BGA1168
11 OF 19
@
BDW_ULT_DDR3L
PCIE USB
USB2N0 USB2P0
USB2N1 USB2P1
USB2N2 USB2P2
USB2N3 USB2P3
USB2N4 USB2P4
USB2N5 USB2P5
USB2N6 USB2P6
USB2N7 USB2P7
USB3RN1 USB3RP1
USB3TN1
USB3TP1
USB3RN2 USB3RP2
USB3TN2
USB3TP2
USBRBIAS
USBRBIAS
RSVD RSVD
OC0/GPIO40 OC1/GPIO41 OC2/GPIO42 OC3/GPIO43
AN8 AM8
AR7 AT7
AR8 AP8
AR10 AT10
AM15 AL15
AM13 AN13
AP11 AN11
AR13 AP13
G20 H20
C33 B34
E18 F18
B33 A33
AJ10 AJ11 AN10 AM10
AL3 AT1 AH2 AV3
USBP0­USBP0+
USBP1­USBP1+
USBP2­USBP2+
USBP3­USBP3+
USBP4­USBP4+
USBP5­USBP5+
USBP6­USBP6+
USBP7­USBP7+
USBRBIAS
USB_OC0# USB_OC1# USB_OC2# USB_OC3#
USBP0- <31> USBP0+ <31>
USBP1- <32> USBP1+ <32>
USBP2- <30> USBP2+ <30>
USBP3- <31> USBP3+ <31>
USBP4- <23> USBP4+ <23>
USBP5- <23> USBP5+ <23>
USBP6- <27> USBP6+ <27>
USBP7- <30> USBP7+ <30>
USB3RN1 <31>
USB3RP1 <31>
USB3TN1 <31> USB3TP1 <31>
USB3RN2 <32>
USB3RP2 <32>
USB3TN2 <32> USB3TP2 <32>
USB_OC0# <31> USB_OC1# <32> USB_OC2# <31>
-----> Ext Port 1
-----> Ext Port 2 charge
-----> WLAN/BT
-----> Ext Port 3
-----> Touch
-----> Camera
-----> USH
-----> WWAN
-----> Ext USB3 Port 1
-----> Ext USB3 Port 2 charge
-----> USB Port0(JUSB1)
-----> USB Port1(JUSB3)
-----> USB Port3(JUSB2)
USB_OC0# USB_OC1# USB_OC2# USB_OC3#
USBRBIAS
CAD NOTE: Route single-end 50-ohms and max 500-mils length. Avoid routing next to clock pins or under stitching capacitors. Recommended minimum spacing to other signal traces is 15 mils.
PCB
H12 UMA WWAN
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
H15D_En
H15U_En
RPC19
4 5 3
6
2
7
1
8
10K_8P4R_5%
22.6_0402_1%
12
RC152
USB2 7
NA
WWAN
WWAN
NA
NA
WWAN
WWAN
NA
NA
+3.3V_ALW_PCH
H14U_En
H15 DSC
A A
H15 UMA
H15D_En
H15U_En
SD card
SD card
SD card
SD card
SD card
5
NA
NA
NA
NA
NA
LOM
LOM
LOM
LOM
LOM
WLAN
WLAN
WLAN
WLAN
WLAN
WIGIG
GPU
WIGIG
GPU
WIGIG
NA
WIGIG
M2 3042 (HCA & SATA-Cache)
WIGIG
NA
4
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (6/12)
CPU (6/12)
CPU (6/12)
LA-A911P
LA-A911P
LA-A911P
11 55Wednesday, July 16, 2014
11 55Wednesday, July 16, 2014
11 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+PCH_VCCDSW3_3
RC153 10K_0402_5%
+3.3V_RUN
D D
RC155 100K_0402_5%
RC156 100K_0402_5%
+3.3V_ALW_PCH
C C
+3.3V_RUN
B B
4 5 3 2 1
10K_8P4R_5%
4 5 3 2 1
10K_8P4R_5%
4 5 3 2 1
10K_8P4R_5%
RC244 10K_0402_5%
RC245 100K_0402_5%
RC247 10K_0402_5%
RC174 100K_0402_5%
RC175 100K_0402_5%
@
RC171
RPC10
RPC5
RPC7
change to LAN_WAKE#
12
LAN_WAKE#
12
MPHYP_PWR_EN
12
SIO_EXT_SCI#
6 7
SLATE_MODE
8
PCH_GPIO44
SIO_EXT_SMI#
6
PCH_GPIO46
7
MEDIACARD_RST#
8
MEDIACARD_IRQ#
PCH_GPIO9
6
SIO_EXT_WAKE#
7
KB_DET#
8
12
PCH_GPIO57
12
PCH_GPIO59
12
TPM_PIRQ#
12
3.3V_CAM_EN#
12
NFC_IRQ
12
MPHYP_PWR_EN
10K_0402_5%
PCH_SMB_ALERT# <7> SUSACK# <9,36>
PCH_GPIO73 <7>
+3.3V_RUN
1K_0402_5%
12
PM_LANPHY_ENABLE<9,28>
MEDIACARD_IRQ#<29>
TOUCH_PANEL_INTR#<23>
MPHYP_PWR_EN<38> KB_DET#<37>
@ PAD~D
RC176@
PCH_GPIO66
SIO_EXT_WAKE#< 36>
TPM_PIRQ#<27>
LAN_WAKE#<28,36>
T22@ PAD~D
T21
3.3V_CAM_EN#<23>
SIO_EXT_SMI#<36>
T27@ PAD~D
mSATA_DEVSLP<30>
HDD_DEVSLP<20>
SIO_EXT_SCI#<36>
SPKR<21>
PCH_GPIO76 SIO_EXT_WAKE#
HOST_ALERT1_R_N PCH_GPIO16 TPM_PIRQ#
LAN_WAKE#
NFC_IRQ
MEDIACARD_RST# PCH_GPIO57 SLATE_MODE
PCH_GPIO59 PCH_GPIO44
DIMM_DET PCH_GPIO49
TOUCH_PANEL_INTR#
MPHYP_PWR_EN KB_DET# PCH_GPIO14
3.3V_CAM_EN# SIO_EXT_SMI# PCH_GPIO46
PCH_GPIO9 PCH_GPIO10
SIO_EXT_SCI# SPKR
+3.3V_RUN
10K_0402_5%
12
@
RC302
DIMM_DET
10K_0402_5%
12
RC303
UC1J
@
P1
BMBUSY/GPIO76
AU2
GPIO8
AM7
LAN_PHY_PWR_CTRL/GPIO12
AD6
GPIO15
Y1
GPIO16
T3
GPIO17
AD5
GPIO24
AN5
GPIO27
AD7
GPIO28
AN3
GPIO26
AG6
GPIO56
AP1
GPIO57
AL4
GPIO58
AT5
GPIO59
AK4
GPIO44
AB6
GPIO47
U4
GPIO48
Y3
GPIO49
P3
GPIO50
Y2
HSIOPC/GPIO71
AT3
GPIO13
AH4
GPIO14
AM4
GPIO25
AG5
GPIO45
AG3
GPIO46
AM3
GPIO9
AM2
GPIO10
P2
DEVSLP0/GPIO33
C4
SDIO_POWER_EN/GPIO70
L2
DEVSLP1/GPIO38
N5
DEVSLP2/GPIO39
V2
SPKR/GPIO81
BDW-ULT-DDR3L_BGA1168
10 OF 19
BDW_ULT_DDR3L
GPIO
+3.3V_ALW_PCH
1K_0402_5%
12
RC179
HOST_ALERT1_R_N
CPU/ MISC
SERIAL IO
THRMTRIP
RCIN/GPIO82
SERIRQ
PCH_OPI_RCOMP
RSVD RSVD
GSPI0_CS/GPIO83
GSPI0_CLK/GPIO84 GSPI0_MISO/GPIO85 GSPI0_MOSI/GPIO86
GSPI1_CS/GPIO87
GSPI1_CLK/GPIO88 GSPI1_MISO/GPIO89
GSPI_MOSI/GPIO90 UART0_RXD/GPIO91
UART0_TXD/GPIO92 UART0_RTS/GPIO93 UART0_CTS/GPIO94
UART1_RXD/GPIO0
UART1_TXD/GPIO1 UART1_RST/GPIO2 UART1_CTS/GPIO3
I2C0_SDA/GPIO4
I2C0_SCL/GPIO5
I2C1_SDA/GPIO6
I2C1_SCL/GPIO7
SDIO_CLK/GPIO64
SDIO_CMD/GPIO65
SDIO_D0/GPIO66 SDIO_D1/GPIO67 SDIO_D2/GPIO68 SDIO_D3/GPIO69
+3.3V_RUN
D60 V4 T4 AW15 AF20 AB21
R6
GC6_EVENT#_Q
L6
GPU_GC6_FB_EN
N6
PCH_GPIO85
L8
BBS_BIT
R7
PCH_GPIO87
L5
3.3V_TP_EN
N7
3.3V_TS_EN
K2
3.3V_HDD_EN
J1
CPPE#
K3
CPUSB#
J2 G1 K4 G2
FFS_INT2
J3
LCD_CBL_DET#
J4 F2
PCH_GPIO4
F3
PCH_GPIO5
G4
PCH_GPIO6
F1
PCH_GPIO7
E3
USH_DET#
F4
CAM_MIC_CBL_DET#
D3
PCH_GPIO66
E4
CPU_SEL
C3
PCH_GPIO68
E2
PCH_GPIO69
1K_0402_5%
12
RC180@
H_THERMTRIP#_R SIO_RCIN# IRQ_SERIRQ PCH_OPI_COMP
SPKR
SIO_RCIN# <36>
IRQ_SERIRQ <35,36>
PAD~D
T109@
3.3V_TS_EN <23>
3.3V_HDD_EN <20>
FFS_INT2 <20> LCD_CBL_DET# <23>
USH_DET# <27> CAM_MIC_CBL_DET# <23>
12
RC161@ 0_0402_5%
H_THERMTRIP# <36>
PCH_GPIO52<10>
CONTACTLESS_DET#<10,27>
CLKRUN#<9,35,36>
H_THERMTRIP#
USH_DET#
SIO_RCIN#
PCH_GPIO16
CAM_MIC_CBL_DET#
CPPE#
FFS_INT2
CPU_SEL
PCH_GPIO68
PCH_GPIO69
GC6_EVENT#_Q
GPU_GC6_FB_EN
3.3V_TS_EN
TOUCH_PANEL_INTR#
PCH_GPIO85
3.3V_TP_EN
LCD_CBL_DET# CPUSB#
PCH_GPIO76
PCH_GPIO6 PCH_GPIO7 PCH_GPIO4 PCH_GPIO5
IRQ_SERIRQ
PCH_GPIO87
For HSW , pop RC306 For BSW ,pop RC163
CPU_SEL
HSW@
PCH_OPI_COMP
RPC17
6 7 8
10K_8P4R_5%
RPC16
6 7 8
10K_8P4R_5%
RPC3
6 7 8
10K_8P4R_5%
RPC4
6 7 8
10K_8P4R_5%
RPC8
1 2 3 4 5
10K_8P4R_5%
RPC9
6 7 8
10K_8P4R_5%
1 2
+1.05V_VCCST
12
RC251K_0402 _5%
45 3 2 1
12
RC160100K_0402_5%
12
RC158100K_0402_5%
12
RC16310K_0402_5% BDW@
12
RC16410K_0402_5%
45 3 2 1
45 3 2 1
45 3 2 1
8 7 6
45 3 2 1
12
RC30610K_0402_5%
RC17849.9_0402_1%
+3.3V_RUN
HIGH depop RC288 HIGH
LOW pop RC288 (DEFAULT)
A A
HIGH LOW
1 DIMM 2 DIMM
DIMM DETECT
TLS CONFIDENTIALITYTOP-BLOCK SWAP OVERRIDE
LOW(DEFAULT)
ENABLE DISABLE
NO REBOOT STRAP
HIGH LOW(DEFAULT)
ENABLE DISABLE
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (7/12)
CPU (7/12)
CPU (7/12)
LA-A911P
LA-A911P
LA-A911P
12 55Wednesday, July 16, 2014
12 55Wednesday, July 16, 2014
12 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
D D
4
3
2
1
CFG STRAPS for CPU
UC1S
@
AC60
12
CFG_RCOMP
TDI_IREF
CFG0 CFG1
CFG4
CFG8 CFG9 CFG10
CFG_RCOMP
TDI_IREF
CFG0
AC62
CFG1
AC63
CFG2
AA63
CFG3
AA60
CFG4
Y62
CFG5
Y61
CFG6
Y60
CFG7
V62
CFG8
V61
CFG9
V60
CFG10
U60
CFG11
T63
CFG12
T62
CFG13
T61
CFG14
T60
CFG15
AA62
CFG16
U63
CFG18
AA61
CFG17
U62
CFG19
V63
CFG_RCOMP
A5
RSVD
E1
RSVD
D1
RSVD
J20
RSVD
H18
RSVD
B12
TD_IREF
BDW-ULT-DDR3L_BGA1168
19 OF 19
CFG0<9> CFG1<9> CFG2<9> CFG3<9> CFG4<9> CFG5<9> CFG6<9> CFG7<9> CFG8<9> CFG9<9> CFG10<9> CFG11<9> CFG12<9> CFG13<9>
C C
CFG14<9> CFG15<9>
CFG16<9> CFG18<9> CFG17<9> CFG19<9>
RC185 49.9_0402_1%
1 2
RC186 8.2K_0402_1%
BDW_ULT_DDR3L
RESERVED
RSVD_TP RSVD_TP
RSVD_TP RSVD_TP
RSVD
RSVD_TP RSVD_TP
RSVD_TP
RSVD
RSVD RSVD
PROC_OPI_RCOMP
RSVD RSVD
VSS VSS
RSVD RSVD
AV63 AU63
C63 C62 B43
A51 B51
L60
N60
W23 Y22 AY15
PROC_OPI_RCOMP
AV62 D58
P22 N21
P20 R20
PROC_OPI_RCOMP
1 2
T28@PAD~D T29@PAD~D
T30@PAD~D T31@PAD~D
T33@PAD~D T34@PAD~D
T35@PAD~D
EAR-STALL/NOT STALL RESET SEQUENCE AFTER PCU PLL IS LOCKE
CFG0
1:(Default) Normal Operation; No stall 0:Lane Reversed
PCH/PCH LESS MODE SELECTION
CFG1
RC18749.9_0402_1 %
1:(Default) Normal Operation 0:Lane Reversed
CFG1
CFG0
1K_0402_1%
12
RC183@
1K_0402_1%
12
RC184@
B B
SAFE MODE BOOT
CFG10
A A
CFG10 CFG4
1K_0402_1%
12
RC188@
NO SVID PROTOCOL CAPABLE VR CONNECTED
1: POWER FEATURES ACTIVATED DURING RESET
0: POWER FEATURES (ESPECIALLY CLOCK GATINE ARE NOT ACTIVATED
CFG9
CFG9
12
1K_0402_1%
RC189@
1: VRS support SVID protocol are present 0:No VR support SVID is present
The chip will not generate(OR Respond to) SVID activity
ALLOW THE USE OF NOA ON LOCKED UNITS
CFG8
CFG8
1: Enable(Default): Noa will be disable in locked units and enable in un-locked units
0: Enable Noa will be available pegardless of the locking of the unit
1K_0402_1%
12
RC190@
CFG4
1K_0402_5%
12
RC191
Display Port Presence Strap
1 : Disabled; No Physical Display Port attached to Embedded Display Port
0 : Enabled; An external Display Port device is connected to the Embedded Display Port
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (8/12)
CPU (8/12)
CPU (8/12)
LA-A911P
LA-A911P
LA-A911P
13 55Wednesday, July 16, 2014
13 55Wednesday, July 16, 2014
13 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
D D
C C
4
DC_TEST_AY2_AW2 DC_TEST_AY3_AW3 DC_TEST_AY60 DC_TEST_AY61_AW61 DC_TEST_AY62_AW62 TP_DC_TEST_B2 DC_TEST_A3_B3 DC_TEST_A61_B61
DC_TEST_B62_B63
DC_TEST_C1_C2
UC1Q
AY2
DAISY_CHAIN_NCTF_AY2
AY3
DAISY_CHAIN_NCTF_AY3
AY60
DAISY_CHAIN_NCTF_AY60
AY61
DAISY_CHAIN_NCTF_AY61
AY62
DAISY_CHAIN_NCTF_AY62
B2
DAISY_CHAIN_NCTF_B2
B3
DAISY_CHAIN_NCTF_B3
B61
DAISY_CHAIN_NCTF_B61
B62
DAISY_CHAIN_NCTF_B62
B63
DAISY_CHAIN_NCTF_B63
C1
DAISY_CHAIN_NCTF_C1
C2
DAISY_CHAIN_NCTF_C2
BDW-ULT-DDR3L_BGA1168
17 OF 19
3
1
12
RC192@0_0402_5%
@
BDW_ULT_DDR3L
3
12
RC195@0_0402_5%
DAISY_CHAIN_NCTF_A3 DAISY_CHAIN_NCTF_A4
DAISY_CHAIN_NCTF_A60 DAISY_CHAIN_NCTF_A61 DAISY_CHAIN_NCTF_A62
DAISY_CHAIN_NCTF_AV1 DAISY_CHAIN_NCTF_AW1 DAISY_CHAIN_NCTF_AW2 DAISY_CHAIN_NCTF_AW3
DAISY_CHAIN_NCTF_AW61 DAISY_CHAIN_NCTF_AW62 DAISY_CHAIN_NCTF_AW63
A3
DC_TEST_A3_B3
A4
DC_TEST_A4
A60
DC_TEST_A60
A61
DC_TEST_A61_B61
A62
DC_TEST_A62
AV1
DC_TEST_AV1
AW1
DC_TEST_AW1
AW2
DC_TEST_AY2_AW2
AW3
DC_TEST_AY3_AW3
AW61
DC_TEST_AY61_AW61
AW62
DC_TEST_AY62_AW62
AW63
DC_TEST_AW63
2
2
12
RC193@0_0402_5%
12
RC194@0_0402_5%
4
1
Package Daisy Chain:
1.B2-PKG-C1-PCB-C2-PKG-B3-PCB-A3-PKG-A4
2.A62-PKG-A61-PCB-B61-PKG-B62-PCB-B63-PKG-A60
3.AY60-PKG-AW61-PCB-AY61-PKG-AW62-PCB-AY62-PKG-AW63
4.AW1-PKG-AW3-PCB-AY3-PKG-AW2-PCB-AY2-PKG-AV1
UC1R
@
AT2
RSVD
AU44
RSVD
B B
A A
AV44
RSVD
D15
RSVD
F22
RSVD
H22
RSVD
J21
RSVD
BDW-ULT-DDR3L_BGA1168
18 OF 19
BDW_ULT_DDR3L
RSVD RSVD RSVD RSVD
RSVD RSVD RSVD RSVD RSVD RSVD RSVD
N23 R23 T23 U10
AL1 AM11 AP7 AU10 AU15 AW14 AY14
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (9/12)
CPU (9/12)
CPU (9/12)
LA-A911P
LA-A911P
LA-A911P
14 55Wednesday, July 16, 2014
14 55Wednesday, July 16, 2014
14 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
ESD Request
+1.05V_RUN +VCCIO_OUT
RC199@
VCC
Y
12
12
+3.3V_ALW
5
CC35@ 0.1U_0402_25V6
4
H_VCCST_PWRGD
H_CPU_SVIDALRT#
RC20743_0402_5%
1 2
+1.05V_RUN
150_0402_5%
12
D D
C C
RC197
CPU_PWR_DEBUG#
10K_0402_5%
12
@
RC198
H_VR_EN
RESET_OUT#<9,36>
SVID ALERT
VIDALERT_N<45>
B B
SVID DATA
VIDSOUT<45>
VCC_SENSE
VCCSENSE<45>
A A
CAD Note: RC209 SHOULD BE PLACED CLOSE TO CPU
RESISTOR STUFFING OPTIONS ARE PROVIDED FOR TESTING PURPOSES
12
H_VR_READY
RC2011.5K_0402_5%
+1.05V_VCCST
75_0402_1%
12
RC204
+1.05V_VCCST
110_0402_1%
12
RC208
+VCC_CORE
RC196 0_0603_5%@
+1.05V_VCCST
10K_0402_5%
12
UC8
1
NC
2
A
3
GND
74AUP1G07GW_TSSOP5
CAD Note: Place the PU resistors close to CPU RC204 close to CPU 300 ­1500mils
CAD Note: Place the PU resistors close to CPU RC208close to CPU 300 - 1500mils
VIDSOUT
100_0402_1%
12
RC209
VCCSENSE
+VCC_CORE +1.35V_MEM
+1.05V_RUN +VCC_CORE
+1.05V_VCCST
1K_0402_5%
RC202
1 2
1 2
CC23
22U_0603_6.3V6M@EMC@
1 2
CC79
22U_0603_6.3V6M@EMC@
1 2
CC84
22U_0603_6.3V6M@EMC@
1 2
CC85
22U_0603_6.3V6M@EMC@
H_VCCST_PWRGD
1
@EMC@
2
CC24 100P_0402_50V8J
H_VCCST_PWRGD<9>
H_VR_EN<45>
H_VR_READY<45>
+1.05V_RUN +1.05V_VCCST
PAD-OPEN1x1m
PJP23
@
1 2
+1.35V_MEM
2.2U_0402_6.3V6M
2.2U_0402_6.3V6M
@
12
+3.3V_RUN+1.05V_RUN
+1.35V_MEM
+VCC_CORE
+VCCIO_OUT +VCCIOA_OUT
VIDSCLK<45>
CPU_PWR_DEBUG#<9>
T74@
PAD~D
T75@
PAD~D
T76@
PAD~D
T77@
PAD~D
+1.05V_VCCST
+VCC_CORE
22U_0603_6.3V6M
1U_0402_6.3V6K
CC36
12
12
@
CC37
@
12
CC25
CC26
VCCSENSE
H_CPU_SVIDALRT# VIDSCLK VIDSOUT H_VCCST_PWRGD H_VR_EN H_VR_READY
2.2U_0402_6.3V6M
12
CC27
L59 J58
AH26
AJ31 AJ33
AJ37 AN33 AP43 AR48 AY35 AY40 AY44 AY50
F59
N58
AC58
E63
AB23
A59
E20 AD23 AA23 AE59
L62
N63
L63
B59
F60
C59
D63
H59
P62
P60
P61
N59
N61
T59 AD60 AD59 AA59 AE60 AC59 AG58
U59 V59
AC22 AE22 AE23
AB57 AD57 AG57
C24 C28 C32
VDDQ DECOUPLING
10U_0603_6.3V6M
2.2U_0402_6.3V6M
12
12
UC1L
RSVD RSVD
VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ
VCC RSVD RSVD
VCC_SENSE RSVD VCCIO_OUT VCCIOA_OUT RSVD RSVD RSVD
VIDALERT VIDSCLK VIDSOUT VCCST_PWRGD VR_EN VR_READY
VSS PWR_DEBUG VSS RSVD_TP RSVD_TP RSVD_TP RSVD_TP RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD
VCCST VCCST VCCST
VCC VCC VCC VCC VCC VCC
BDW-ULT-DDR3L_BGA1168
12 OF 19
CC29
CC28
@
10U_0603_6.3V6M
@
12
CC30
BDW_ULT_DDR3L
HSW ULT POWER
10U_0603_6.3V6M
10U_0603_6.3V6M
12
12
CC31
CC32
10U_0603_6.3V6M
10U_0603_6.3V6M
@
12
12
CC34
CC33
+VCC_CORE
C36
VCC
C40
VCC
C44
VCC
C48
VCC
C52
VCC
C56
VCC
E23
VCC
E25
VCC
E27
VCC
E29
VCC
E31
VCC
E33
VCC
E35
VCC
E37
VCC
E39
VCC
E41
VCC
E43
VCC
E45
VCC
E47
VCC
E49
VCC
E51
VCC
E53
VCC
E55
VCC
E57
VCC
F24
VCC
F28
VCC
F32
VCC
F36
VCC
F40
VCC
F44
VCC
F48
VCC
F52
VCC
F56
VCC
G23
VCC
G25
VCC
G27
VCC
G29
VCC
G31
VCC
G33
VCC
G35
VCC
G37
VCC
G39
VCC
G41
VCC
G43
VCC
G45
VCC
G47
VCC
G49
VCC
G51
VCC
G53
VCC
G55
VCC
G57
VCC
H23
VCC
J23
VCC
K23
VCC
K57
VCC
L22
VCC
M23
VCC
M57
VCC
P57
VCC
U57
VCC
W57
VCC
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (10/12)
CPU (10/12)
CPU (10/12)
LA-A911P
LA-A911P
LA-A911P
15 55Wednesday, July 16, 2014
15 55Wednesday, July 16, 2014
15 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+1.05V_MODPHY +1.05V_MODPHY_PCH
D D
+1.05V_MODPHY
CC47 place near B18
VCCUSB3PLL S0 Iccmax = 41mA
2.2UH_LQM2MPN2R2NG0L_30%
CC56 place near B11
VCCSATA3PLL S0 Iccmax = 42mA
C C
CC68 place near AA21
VCCAPLL S0 Iccmax = 57mA
B B
+3.3V_ALW
PJP35
@
1 2
PAD-OPEN1x1m
CC40 place near K9; CC44 place near L10 CC43 place near M9
VCCHSIO S0 Iccmax = 1.838A
LC1
1 2
2.2UH_LQM2MPN2R2NG0L_30%
LC2
1 2
LC3
1 2
2.2UH_LQM2MPN2R2NG0L_30%
+PCH_VCCDSW3_3 +PCH_VCCDSW
CC97 place near AH10
intel DG Rev 1.2 , page 500
47.3 Boot Strap Capacitor
1 2
RC216 0_0402_5%@
1 2
RC217@ 0_0402_5%
CC80 place near AH10
VCCDSW3_3 S0 Iccmax = 114mA
1U_0402_6.3V6K
@
12
CC43
+PCH_AUSB3PLL
22U_0603_6.3V6M
12
CC51
+PCH_ASATA3PLL+1.05V_MODPHY
22U_0603_6.3V6M
CC55
12
+V1.05S_APLLOPI+1.05V_RUN
100U_1206_6.3V6M
12
CC67
1 2
CC97 .47U_0402_10V6K@
+PCH_VCCDSW3_3+3.3V_ALW_PCH
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CC40
CC44
UC1M
@
AA21
W21
AH14
AH13
AH10
AE20 AE21
K9
L10
M9 N8
P9 B18 B11
Y20
J13
AC9
AA9
V8
W9
J18
K19 A20
J17
R21
T21 K18
M20
V21
VCCHSIO VCCHSIO VCCHSIO VCC1_05 VCC1_05 VCCUSB3PLL VCCSATA3PLL
RSVD VCCAPLL VCCAPLL
DCPSUS3
VCCHDA
DCPSUS2
VCCSUS3_3 VCCSUS3_3 VCCDSW3_3 VCC3_3 VCC3_3
VCCCLK VCCCLK VCCACLKPLL VCCCLK VCCCLK VCCCLK RSVD RSVD RSVD VCCSUS3_3 VCCSUS3_3
BDW-ULT-DDR3L_BGA1168
13 OF 19
CC64 place near V8
1U_0402_6.3V6K
12
12
CC70
12
+1.05V_MODPHY_PCH
+PCH_AUSB3PLL
+PCH_ASATA3PLL
+V1.05S_APLLOPI
+PCH_VCCDSW3_3
+PCH_VCC1P05
+PCH_VCCACLKPLL
1U_0402_6.3V6K
CC70 close to Pin J17 CC71 close to Pin R21
CC71
+3.3V_ALW_PCH
+PCH_VCC1P05+1.05V_RUN
100U_1206_6.3V6M
1U_0402_6.3V6K
12
CC77
CC78
+PCH_VCCACLKPLL
100U_1206_6.3V6M
CC81
12
12
1U_0402_6.3V6K
CC82
22U_0603_6.3V6M
12
CC47
+3.3V_ALW_PCH
22U_0603_6.3V6M
CC56
12
1U_0402_6.3V6K
12
CC68
1U_0402_6.3V6K
@
12
CC80
0.1U_0402_10V7K
12
+1.05V_RUN
+3.3V_ALW_PCH
CC57
22U_0603_6.3V6M
+3.3V_RUN
CC63
12
1 2
2.2UH_LQM2MPN2R2NG0L_30%
CC78 place near J18
VCCCLK S0 Iccmax = 200mA
+1.05V_RUN
2.2UH_LQM2MPN2R2NG0L_30%
CC82 place near A20
VCCACLKPLL S0 Iccmax = 31mA
1U_0402_6.3V6K
@
12
CC53
CC57 place near AH14
CC63 place near AC9
22U_0603_6.3V6M
2013/06/10 refer 6L_WP chnage to +3.3V_M, 6/14 change back
12
CC64
+1.05V_RUN
LC4
LC5
1 2
330U_D3_2.5VY_R6M
12
+
HSIO
USB3
HDA
VRM
GPIO/LPC
LPT LP POWER
@
CC39
BDW_ULT_DDR3L
OPI
+1.05V_RUN+1.05V_M
@EMC@
330U_2.5V_M
1
+
CC41
2
THERMAL SENSOR
SERIAL IO
SUS OSCILLATOR
RTC
SPI
CORE
USB2
1
+
2
330U_2.5V_M
@EMC@
CC42
VCCSUS3_3
DCPSUSBYP DCPSUSBYP
AH11
+PCH_RTC_VCCSUS3_3
AG10
VCCRTC DCPRTC
VCCSPI
VCCASW VCCASW
VCC1_05 VCC1_05 VCC1_05 VCC1_05 VCC1_05
VCCASW VCCASW
VCCASW DCPSUS1 DCPSUS1
VCCTS1_5
VCC3_3 VCC3_3
VCCSDIO VCCSDIO
DCPSUS4
RSVD VCC1_05 VCC1_05
AE7
Y8
AG14 AG13
J11 H11 H15 AE8 AF22 AG19 AG20 AE9 AF9 AG8 AD10 AD8
J15 K14 K16
U8 T9
AB8
AC20 AG16 AG17
1 2
+DCPRRTC
CC52 0.1U_0402_10V7K
+1.05V_M
+PCH_VCCDSW
CC61 CC62 place near AE9
+1.5V_RUN
2013/06/10 refer 6L_WP chnage to float,6/14 change back
CC69 place near U8
CC72 place near AG16
CC59 and CC60 place near J11; CC58 place near AE8
12
+3.3V_RUN
12
+1.05V_RUN
1U_0402_6.3V6K
CC72
12
CC48,CC49, CC50 place near AG10
0.1U_0402_10V7K
12
@
CC48
CC54 place near Y8
1U_0402_6.3V6K
1U_0402_6.3V6K
+1.05V_M
CC61
CC69
1U_0402_6.3V6K
12
CC58
22U_0603_6.3V6M
@
12
CC62
+3.3V_RUN
+RTC_CELL
0.1U_0402_10V7K
1U_0402_6.3V6K
12
12
CC49
CC50
+3.3V_M
0.1U_0402_10V7K
@
12
CC54
+PCH_VCCDSW
10U_0603_6.3V6M
12
CC60
RC211 5.11_0402_1%
12
12
+1.05V_RUN
1U_0402_6.3V6K
CC59
CC65 place near AG19
0.1U_0402_10V7K
12
CC66
+PCH_RTC_VCCSUS3_3 +3.3V_ALW_PCH
1U_0402_6.3V6K
12
CC73
CC73 place near AH11
VCCSUS3_3 S0 Iccmax = 63mA
Reminder below power rail need isolation for layout refer attach file for more detail that from Intel review feedback.
12
RC212 @0_0402_5%
12
RC213@0_0402_5%
+PCH_VCCDSW_R
12
+3.3V_ALW
1U_0402_6.3V6K
CC65
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
5
4
3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (11/12)
CPU (11/12)
CPU (11/12)
LA-A911P
LA-A911P
LA-A911P
1
16 55Wednesday, July 16, 2014
16 55Wednesday, July 16, 2014
16 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
D D
4
3
2
1
A11
VSS
A14
VSS
A18
VSS
A24
VSS
A28
VSS
A32
VSS
A36
VSS
A40
VSS
A44
VSS
A48
VSS
A52
VSS
A56
VSS
AA1
VSS
AA58
VSS
AB10
VSS
AB20
VSS
AB22
VSS
AB7
VSS
AC61
VSS
AD21
VSS
AD3
VSS
AD63
VSS
AE10
VSS
AE5
VSS
AE58
C C
B B
VSS
AF11
VSS
AF12
VSS
AF14
VSS
AF15
VSS
AF17
VSS
AF18
VSS
AG1
VSS
AG11
VSS
AG21
VSS
AG23
VSS
AG60
VSS
AG61
VSS
AG62
VSS
AG63
VSS
AH17
VSS
AH19
VSS
AH20
VSS
AH22
VSS
AH24
VSS
AH28
VSS
AH30
VSS
AH32
VSS
AH34
VSS
AH36
VSS
AH38
VSS
AH40
VSS
AH42
VSS
AH44
VSS
AH49
VSS
AH51
VSS
AH53
VSS
AH55
VSS
AH57
VSS
AJ13
VSS
AJ14
VSS
AJ23
VSS
AJ25
VSS
AJ27
VSS
AJ29
VSS
BDW-ULT-DDR3L_BGA1168
14 OF 19
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
AJ35 AJ39 AJ41 AJ43 AJ45 AJ47 AJ50 AJ52 AJ54 AJ56 AJ58 AJ60 AJ63 AK23 AK3 AK52 AL10 AL13 AL17 AL20 AL22 AL23 AL26 AL29 AL31 AL33 AL36 AL39 AL40 AL45 AL46 AL51 AL52 AL54 AL57 AL60 AL61 AM1 AM17 AM23 AM31 AM52 AN17 AN23 AN31 AN32 AN35 AN36 AN39 AN40 AN42 AN43 AN45 AN46 AN48 AN49 AN51 AN52 AN60 AN63 AN7 AP10 AP17 AP20
AP22 AP23 AP26 AP29
AP3 AP31 AP38 AP39 AP48 AP52 AP54 AP57 AR11 AR15 AR17 AR23 AR31 AR33 AR39 AR43 AR49
AR5 AR52 AT13 AT35 AT37 AT40 AT42 AT43 AT46 AT49 AT61 AT62 AT63
AU1 AU16 AU18 AU20 AU22 AU24 AU26 AU28 AU30 AU33 AU51 AU53 AU55 AU57 AU59 AV14 AV16 AV20 AV24 AV28 AV33 AV34 AV36 AV39 AV41 AV43 AV46 AV49 AV51 AV55
BDW_ULT_DDR3L
UC1N
@
BDW_ULT_DDR3L
UC1O
@
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
BDW-ULT-DDR3L_BGA1168
15 OF 19
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
AV59 AV8 AW16 AW24 AW33 AW35 AW37 AW4 AW40 AW42 AW44 AW47 AW50 AW51 AW59 AW60 AY11 AY16 AY18 AY22 AY24 AY26 AY30 AY33 AY4 AY51 AY53 AY57 AY59 AY6 B20 B24 B26 B28 B32 B36 B4 B40 B44 B48 B52 B56 B60 C11 C14 C18 C20 C25 C27 C38 C39 C57 D12 D14 D18 D2 D21 D23 D25 D26 D27 D29 D30 D31
UC1P
D33
VSS
D34
VSS
D35
VSS
D37
VSS
D38
VSS
D39
VSS
D41
VSS
D42
VSS
D43
VSS
D45
VSS
D46
VSS
D47
VSS
D49
VSS
D5
VSS
D50
VSS
D51
VSS
D53
VSS
D54
VSS
D55
VSS
D57
VSS
D59
VSS
D62
VSS
D8
VSS
E11
VSS
E17
VSS
F20
VSS
F26
VSS
F30
VSS
F34
VSS
F38
VSS
F42
VSS
F46
VSS
F50
VSS
F54
VSS
F58
VSS
F61
VSS
G18
VSS
G22
VSS
G3
VSS
G5
VSS
G6
VSS
G8
VSS
H13
VSS
BDW-ULT-DDR3L_BGA1168
16 OF 19
BDW_ULT_DDR3L
@
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS
VSS_SENSE
VSS
H17 H57 J10 J22 J59 J63 K1 K12 L13 L15 L17 L18 L20 L58 L61 L7 M22 N10 N3 P59 P63 R10 R22 R8 T1 T58 U20 U22 U61 U9 V10 V3 V7 W20 W22 Y10 Y59 Y63
V58 AH46 V23 E62 AH16
VSSSENSE
VSSSENSE <45>
1 2
RC218 100_0402_1%
CAD Note: RC218 SHOULD BE PLACED CLOSE TO CPU
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU (12/12)
CPU (12/12)
CPU (12/12)
LA-A911P
LA-A911P
LA-A911P
17 55Wednesday, July 16, 2014
17 55Wednesday, July 16, 2014
17 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
DDR_A_DQS#[0..7]<8>
DDR_A_D[0..63]<8>
DDR_A_DQS[0..7]<8>
DDR_A_MA[0..15]<8>
D D
Layout Note: Place near JDIMM1
+1.35V_MEM
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CD7
C C
B B
A A
+1.35V_MEM
10U_0603_6.3V6M
CD12
12
12
+0.675V_DDR_VTT
0.1U_0402_25V6
12
10U_0603_6.3V6M
Layout Note: Place near JDIMM1.203,204
CD24
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CD2
CD3
10U_0603_6.3V6M
10U_0603_6.3V6M
CD14
CD13@
12
12
0.1U_0402_25V6
0.1U_0402_25V6
12
12
CD25
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CD8
CD9
10U_0603_6.3V6M
10U_0603_6.3V6M
@
CD16
CD15
12
12
0.1U_0402_25V6
12
12
CD27
CD26
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CD11
CD10
CD4
10U_0603_6.3V6M
10U_0603_6.3V6M
CD17
CD19
CD18
12
12
10U_0603_6.3V6M
10U_0603_6.3V6M
12
CD29
CD28
Note: Check voltage tolerance of VREF_DQ at the DIMM socket
330U_D2_2V_Y
12
CD20
+
1 2
RD15@ 0_0402_5%
1 2
RD16@ 0_0402_5%
+3.3V_RUN
2.2U_0402_6.3V6M
0.1U_0402_25V6
12
12
CD1
CD5
DDR_CKE0_DIMMA<8>
DDR_A_BS2<8>
M_CLK_DDR0<8> M_CLK_DDR#0<8> M_CLK_DDR#1 <8>
DDR_A_BS0<8>
DDR_A_WE#<8>
DDR_A_CAS#<8>
DDR_CS1_DIMMA#<8>
+0.675V_DDR_VTT +0.675V_DDR_VTT
2.2U_0402_6.3V6M
0.1U_0402_25V6
@
12
12
CD32
CD31
+1.35V_MEM +1.35V_MEM+DIMM1_VREF_DQ
DDR_A_D13 DDR_A_D12 DDR_A_D8
DDR_A_D14 DDR_A_D10
DDR_A_D29 DDR_A_D28
DDR_A_DQS#3 DDR_A_DQS3
DDR_A_D30 DDR_A_D31
DDR_A_D41 DDR_A_D40
DDR_A_DQS#5 DDR_A_DQS5
DDR_A_D43 DDR_A_D47
DDR_A_D51 DDR_A_D50
DDR_A_D49 DDR_A_D48
DDR_CKE0_DIMMA
DDR_A_BS2
DDR_A_MA12 DDR_A_MA11 DDR_A_MA9
DDR_A_MA8 DDR_A_MA5
DDR_A_MA3 DDR_A_MA2 DDR_A_MA1 DDR_A_MA0
M_CLK_DDR0
DDR_A_MA10
DDR_A_BS0
DDR_A_WE# DDR_A_CAS#
DDR_A_MA13
DDR_CS1_DIMMA#
DDR_A_D0 DDR_A_D1
DDR_A_DQS#0 DDR_A_DQS0
DDR_A_D2 DDR_A_D6
DDR_A_D21 DDR_A_D20
DDR_A_D17 DDR_A_D16
DDR_A_D36 DDR_A_D33
DDR_A_DQS#4 DDR_A_DQS4
DDR_A_D34 DDR_A_D38
DDR_A_D62 DDR_A_D58
DDR_A_D60 DDR_A_D61
SP07000LT00 &SP07000P700 Footprint the same
SP07000LT00 &SP07000P700 Footprint the same
SP07000LT00 &SP07000P700 Footprint the sameSP07000LT00 &SP07000P700 Footprint the same
H=4mm Reverse Type
JDIMM1
1
VREF_DQ
3
VSS
5
DQ0
7
DQ1
9
VSS
11
DM0
13
VSS
15
DQ2
17
DQ3
19
VSS
21
DQ8
23
DQ9
25
VSS
27
DQS1#
29
DQS1
31
VSS
33
DQ10
35
DQ11
37
VSS
39
DQ16
41
DQ17
43
VSS
45
DQS2#
47
DQS2
49
VSS
51
DQ18
53
DQ19
55
VSS
57
DQ24
59
DQ25
61
VSS
63
DM3
65
VSS
67
DQ26
69
DQ27
71
VSS
73
CKE0
75
VDD
77
NC
79
BA2
81
VDD
83
A12/BC#
85
A9
87
VDD
89
A8
91
A5
93
VDD
95
A3
97
A1
99
VDD
101
CK0
103
CK0#
105
VDD
107
A10/AP
109
BA0
111
VDD
113
WE#
115
CAS#
117
VDD
119
A13
121
S1#
123
VDD
125
TEST
127
VSS
129
DQ32
131
DQ33
133
VSS
135
DQS4#
137
DQS4
139
VSS
141
DQ34
143
DQ35
145
VSS
147
DQ40
149
DQ41
151
VSS
153
DM5
155
VSS
157
DQ42
159
DQ43
161
VSS
163
DQ48
165
DQ49
167
VSS
169
DQS6#
171
DQS6
173
VSS
175
DQ50
177
DQ51
179
VSS
181
DQ56
183
DQ57
185
VSS
187
DM7
189
VSS
191
DQ58
193
DQ59
195
VSS
197
SA0
199
VDDSPD
201
SA1
203
VTT
205
GND1
207
BOSS1
BELLW_80001-1021
CONN@
DQS0#
DQS0
DQ12 DQ13
RESET#
DQ14 DQ15
DQ20 DQ21
DQ22 DQ23
DQ28 DQ29
DQS3#
DQS3
DQ30 DQ31
CKE1
CK1#
RAS#
ODT0
ODT1
VREF_CA
DQ36 DQ37
DQ38 DQ39
DQ44 DQ45
DQS5#
DQS5
DQ46 DQ47
DQ52 DQ53
DQ54 DQ55
DQ60 DQ61
DQS7#
DQS7
DQ62 DQ63
EVENT#
GND2
BOSS2
2
VSS
4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204
206 208
DDR_A_D9
DDR_A_DQS#1 DDR_A_DQS1
DDR_A_D15 DDR_A_D11
DDR_A_D25 DDR_A_D24
DDR3_DRAMRST#
DDR_A_D27 DDR_A_D26
DDR_A_D45DDR_A_D44
DDR_A_D42 DDR_A_D46
DDR_A_D52 DDR_A_D53
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D54 DDR_A_D55
DDR_CKE1_DIMMA
DDR_A_MA15 DDR_A_MA14
DDR_A_MA7
DDR_A_MA6 DDR_A_MA4
M_CLK_DDR1 M_CLK_DDR#1M_CLK_DDR#0
DDR_A_BS1 DDR_A_RAS#
DDR_CS0_DIMMA# M_ODT0
M_ODT1
DDR_A_D5 DDR_A_D4
DDR_A_D3 DDR_A_D7
DDR_A_D18 DDR_A_D19
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D22 DDR_A_D23
DDR_A_D37 DDR_A_D32
DDR_A_D35 DDR_A_D39
DDR_A_D63 DDR_A_D59
DDR_A_DQS#7 DDR_A_DQS7
DDR_A_D56 DDR_A_D57
0.1U_0402_25V6
CD6@
12
CAD NOTE PLACE THE CAP NEAR TO DIMM RESET PIN
DDR_CKE1_DIMMA <8>
M_CLK_DDR1 <8>
DDR_A_BS1 <8>
DDR_A_RAS# <8>
DDR_CS0_DIMMA# <8>
+SM_VREF_CA_DIMM
0.1U_0402_25V6
2.2U_0402_6.3V6M
CD22
CD23
12
12
DDR_XDP_WAN_SMBDAT <7,9,19,20>
DDR_XDP_WAN_SMBCLK <7,9,19,20>
+1.35V_MEM
470_0402_5%
12
RD2
DDR3_DRAMRST#
+1.35V_MEM
1.8K_0402_1%
12
RD4
+DIMM1_VREF_DQ
1 2
RD5 2_0402_1%
1.8K_0402_1%
12
RD6
+5V_ALW
DDR_PG_CTRL<9>
DDR3L SODIMM ODT GENERATION
+1.35V_MEM
220K_0402_5%
12
RD9
0.675V_DDR_VTT_ON
2M_0402_5%
RD14@
1 2
QD1 L2N7002WT1G_SC-70-3
123
D
S
G
UD1
1
NC
VCC
2
A
3
GND
74AUP1G07GW_TSSOP5
1 2
RD10 66.5_0402_1%
1 2
RD11 66.5_0402_1%
1 2
RD12 66.5_0402_1%
1 2
RD13 66.5_0402_1%
+1.35V_MEM
5
4
Y
DDR3_DRAMRST# <9,19>
0.022U_0402_16V7K
CD21
12
24.9_0402_1%
12
RD7
M_ODT0
M_ODT1
1 2
CD30@ 0.1U_0402_25V6
0.675V_DDR_VTT_ON
+SM_VREF_DQ0
M_ODT2 <19>
M_ODT3 <19>
0.675V_DDR_VTT_ON <42>
DQ4 DQ5
VSS
VSS DQ6 DQ7
VSS
VSS DM1
VSS
VSS
VSS DM2
VSS
VSS
VSS
VSS
VSS
VDD
A15
A14 VDD
A11
A7
VDD
A6 A4
VDD
A2 A0
VDD
CK1
VDD
BA1
VDD
S0#
VDD
NC
VDD
VSS
VSS DM4
VSS
VSS
VSS
VSS
VSS
VSS DM6
VSS
VSS
VSS
VSS
VSS
SDA
SCL
VTT
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
5
4
3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
DDR3L
DDR3L
DDR3L
LA-A911P
LA-A911P
LA-A911P
1
18 55Wednesday, July 16, 2014
18 55Wednesday, July 16, 2014
18 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
H=4mm
DDR_B_DQS#[0..7]<8>
DDR_B_D[0..63]<8>
DDR_B_DQS[0..7]<8>
+1.35V_MEM
1U_0402_6.3V6K
12
+1.35V_MEM
10U_0603_6.3V6M
12
+0.675V_DDR_VTT
DDR_B_MA[0..15]<8>
Layout Note: Place near JDIMM2
1U_0402_6.3V6K
12
12
CD38
CD39
10U_0603_6.3V6M
CD46@
CD47@
12
12
Layout Note: Place near JDIMM2.203,204
0.1U_0402_25V6
CD58
CD57
12
12
1U_0402_6.3V6K
CD40
10U_0603_6.3V6M
0.1U_0402_25V6
1U_0402_6.3V6K
12
CD37
10U_0603_6.3V6M
CD45
12
0.1U_0402_25V6
12
5
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CD41
10U_0603_6.3V6M
10U_0603_6.3V6M
CD49
CD48
12
12
10U_0603_6.3V6M
0.1U_0402_25V6
CD59
CD60
12
12
1U_0402_6.3V6K
1U_0402_6.3V6K
12
12
CD42
CD50
CD61
CD44
CD43
10U_0603_6.3V6M
10U_0603_6.3V6M
CD52
CD51
12
12
10U_0603_6.3V6M
CD62
12
330U_D2_2V_Y
12
CD53
+
Note: Check voltage tolerance of VREF_DQ at the DIMM socket
+3.3V_RUN
RD27@ 0_0402_5%
D D
C C
B B
A A
+DIMM2_VREF_DQ
2.2U_0402_6.3V6M
0.1U_0402_25V6
12
12
+3.3V_RUN
12
4
CD34
CD33
DDR_CKE2_DIMMB<8>
DDR_B_BS2<8>
M_CLK_DDR2<8> M_CLK_DDR#2<8>
DDR_B_BS0<8>
DDR_B_WE#<8>
DDR_B_CAS#<8>
DDR_CS3_DIMMB#<8>
12
0_0402_5%
2.2U_0402_6.3V6M
RD28@
12
+1.35V_MEM +1.35V_MEM
DDR_B_D8 DDR_B_D9 DDR_B_D14
DDR_B_D10 DDR_B_D11
DDR_B_D28 DDR_B_D29
DDR_B_DQS#3 DDR_B_DQS3
DDR_B_D26 DDR_B_D27
DDR_B_D40 DDR_B_D41
DDR_B_DQS#5 DDR_B_DQS5
DDR_B_D46 DDR_B_D42
DDR_B_D56 DDR_B_D57
DDR_B_D59 DDR_B_D58
DDR_CKE2_DIMMB DDR_CKE3_DIMMB
DDR_B_BS2
DDR_B_MA9
DDR_B_MA8
M_CLK_DDR2 M_CLK_DDR3 M_CLK_DDR#2 M_CLK_DDR#3
DDR_B_MA10 DDR_B_BS0
DDR_B_WE# DDR_B_CAS#
DDR_B_MA13 DDR_CS3_DIMMB#
DDR_B_D4
DDR_B_DQS#0 DDR_B_DQS0
DDR_B_D3 DDR_B_D7
DDR_B_D21 DDR_B_D20
DDR_B_D22 DDR_B_D23
DDR_B_D36 DDR_B_D37
DDR_B_DQS#4 DDR_B_DQS4
DDR_B_D35 DDR_B_D39
DDR_B_D52 DDR_B_D49
DDR_B_D48 DDR_B_D53
+0.675V_DDR_VTT
0.1U_0402_25V6
@
12
CD63
CD64
SP07000LT00 &SP07000P700 Footprint the same
SP07000LT00 &SP07000P700 Footprint the same
SP07000LT00 &SP07000P700 Footprint the sameSP07000LT00 &SP07000P700 Footprint the same
Reverse Type
JDIMM2
1
VREF_DQ
3
VSS
5
DQ0
7
DQ1
9
VSS
11
DM0
13
VSS
15
DQ2
17
DQ3
19
VSS
21
DQ8
23
DQ9
25
VSS
27
DQS1#
29
DQS1
31
VSS
33
DQ10
35
DQ11
37
VSS
39
DQ16
41
DQ17
43
VSS
45
DQS2#
47
DQS2
49
VSS
51
DQ18
53
DQ19
55
VSS
57
DQ24
59
DQ25
61
VSS
63
DM3
65
VSS
67
DQ26
69
DQ27
71
VSS
73
CKE0
75
VDD
77
NC
79
BA2
81
VDD
83
A12/BC#
85
A9
87
VDD
89
A8
91
A5
93
VDD
95
A3
97
A1
99
VDD
101
CK0
103
CK0#
105
VDD
107
A10/AP
109
BA0
111
VDD
113
WE#
115
CAS#
117
VDD
119
A13
121
S1#
123
VDD
125
TEST
127
VSS
129
DQ32
131
DQ33
133
VSS
135
DQS4#
137
DQS4
139
VSS
141
DQ34
143
DQ35
145
VSS
147
DQ40
149
DQ41
151
VSS
153
DM5
155
VSS
157
DQ42
159
DQ43
161
VSS
163
DQ48
165
DQ49
167
VSS
169
DQS6#
171
DQS6
173
VSS
175
DQ50
177
DQ51
179
VSS
181
DQ56
183
DQ57
185
VSS
187
DM7
189
VSS
191
DQ58
193
DQ59
195
VSS
197
SA0
199
VDDSPD
201
SA1
203
VTT
205
GND1
207
BOSS1
BELLW_80001-1021
CONN@
2
VSS
4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204
206 208
DDR_B_D12
DDR_B_DQS#1 DDR_B_DQS1
DDR_B_D13 DDR_B_D15
DDR_B_D25 DDR_B_D24
DDR3_DRAMRST#
DDR_B_D30 DDR_B_D31
DDR_B_D45 DDR_B_D44
DDR_B_D47 DDR_B_D43
DDR_B_D61 DDR_B_D60
DDR_B_DQS#7 DDR_B_DQS7
DDR_B_D63 DDR_B_D62
DDR_B_MA15 DDR_B_MA14
DDR_B_MA11DDR_B_MA12 DDR_B_MA7
DDR_B_MA6 DDR_B_MA4DDR_B_MA5
DDR_B_MA2DDR_B_MA3 DDR_B_MA0DDR_B_MA1
DDR_B_BS1 DDR_B_RAS#
DDR_CS2_DIMMB# M_ODT2
DDR_B_D5 DDR_B_D0DDR_B_D1
DDR_B_D2 DDR_B_D6
DDR_B_D16 DDR_B_D17
DDR_B_DQS#2 DDR_B_DQS2
DDR_B_D19 DDR_B_D18
DDR_B_D32DDR_B_D33
DDR_B_D34 DDR_B_D38
DDR_B_D51 DDR_B_D55
DDR_B_DQS#6 DDR_B_DQS6
DDR_B_D54 DDR_B_D50
+0.675V_DDR_VTT
DDR3_DRAMRST# <9,18>
0.1U_0402_25V6
12
CD35@
CAD NOTE PLACE THE CAP NEAR TO DIMM RESET PIN
DDR_CKE3_DIMMB <8>
M_CLK_DDR3 <8>
M_CLK_DDR#3 <8>
DDR_B_BS1 <8>
DDR_B_RAS# <8>
DDR_CS2_DIMMB# <8>
M_ODT2 <18>
M_ODT3 <18>
+SM_VREF_CA_DIMM
2.2U_0402_6.3V6M
0.1U_0402_25V6
CD55
12
12
DDR_XDP_WAN_SMBDAT <7,9,18,20>
DDR_XDP_WAN_SMBCLK <7,9,18,20>
CD56
2
DQ4 DQ5 VSS
DQS0#
DQS0
VSS DQ6 DQ7
VSS DQ12 DQ13
VSS
DM1
RESET#
VSS DQ14 DQ15
VSS DQ20 DQ21
VSS
DM2
VSS DQ22 DQ23
VSS DQ28 DQ29
VSS
DQS3#
DQS3
VSS DQ30 DQ31
VSS
CKE1
VDD
A15 A14
VDD
A11
A7
VDD
A6 A4
VDD
A2 A0
VDD
CK1
CK1#
VDD
BA1
RAS#
VDD
S0#
ODT0
VDD ODT1
NC
VDD
VREF_CA
VSS DQ36 DQ37
VSS
DM4
VSS DQ38 DQ39
VSS DQ44 DQ45
VSS
DQS5#
DQS5
VSS DQ46 DQ47
VSS DQ52 DQ53
VSS
DM6
VSS DQ54 DQ55
VSS DQ60 DQ61
VSS
DQS7#
DQS7
VSS DQ62 DQ63
VSS
EVENT#
SDA
SCL VTT
GND2
BOSS2
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
+1.35V_MEM
1.8K_0402_1%
12
RD18
1 2
RD19 2_0402_1%
1.8K_0402_1%
12
RD20
24.9_0402_1% RD21
+1.35V_MEM
1.8K_0402_1%
12
+DIMM2_VREF_DQ
RD22
1 2
RD23 2_0402_1%
1.8K_0402_1%
12
RD24
24.9_0402_1%
RD25
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
DDR3L
DDR3L
DDR3L
LA-A911P
LA-A911P
LA-A911P
1
12
12
12
12
0.022U_0402_16V7K
CD36
0.022U_0402_16V7K
CD54
+SM_VREF_CA+SM_VREF_CA_DIMM
+SM_VREF_DQ1
19 55Wednesday, July 16, 2014
19 55Wednesday, July 16, 2014
19 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
SATA Repeater
D D
1 2
SATA_PTX_DRX_P1<6> SATA_PTX_DRX_N1<6>
SATA_PRX_DTX_N1<6> SATA_PRX_DTX_P1<6>
CN23 0.01U_0402_16V7K
1 2
CN30 0.01U_0402_16V7K
1 2
CN25 0.01U_0402_16V7K
1 2
CN26 0.01U_0402_16V7K
DEW2 DEW1
HDD_A_EQ HDD_B_EQ
SATA_PTX_DRX_P1_C SATA_PTX_DRX_N1_C
SATA_PRX_DTX_N1_C SATA_PRX_DTX_P1_C
UN2
6
NC
16
NC
3
TDet_B#
17
A_EQ
9
A_EM
7
EN
1
AI+
2
AI-
4
BO-
5
BO+
21
GND
PI3EQX6741STZDEX_TQFN20_4X4
X76@
VDD VDD
TDet_A#
B_EQ B_EM
TDeT_EN
AO+
4
10 20
13
HDD_B_EQ2
19 8
HDD_B_PREHDD_A_PRE
18
HDD_A_EQ2
15
SATA_PTX_DRX_P1_RP
14
SATA_PTX_DRX_N1_RP
AO-
12
SATA_PRX_DTX_N1_RP
BI-
11
SATA_PRX_DTX_P1_RP
BI+
+3.3V_HDD
3
X76@
X76@
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
12
0.01U_0402_16V7K
0.1U_0402_25V6
1
1
CN29
CN24
2
2
HDD_A_PRE
HDD_B_PRE
HDD_A_EQ
HDD_B_EQ
DEW2
DEW1
HDD_B_EQ2
HDD_A_EQ2
RN8
4.7K_0402_5%
@
RN9
@
RN10
RN12
1 2
X76@
X76@
4.7K_0402_5%
4.7K_0402_5%
RN13
RN11
1 2
1 2
+3.3V_HDD
4.7K_0402_5%
4.7K_0402_5%
12
@
@
RN18
RN14
1 2
X76@
X76@
4.7K_0402_5%
7.87K_0402_1%
RN16
RN19
1 2
1 2
4.7K_0402_5%
4.7K_0402_5%
12
@
RN20
4.7K_0402_5%
@
RN21
1 2
4.7K_0402_5%
12
12
1 2
12
@
@
RN22
RN24
4.7K_0402_5%
4.7K_0402_5%
RN23
RN25
1 2
1 2
2
+3.3V_RUN
100K_0402_5%
12
RN2
DMN66D0LDW-7_SOT363-6
6
QN1A
2
FFS_INT2<12>
FFS_INT2
1
+5V_HDD
100K_0402_5%
5
1
12
RN1@
FFS_INT2_Q
DMN66D0LDW-7_SOT363-6
34
QN1B
0dB0
IPU
0dB
0dB
DEW2DEW1 HDD_B_PREHDD_A_PRE
PIN6
(IPU)
(RN19)
NC
NCNC
PD
PIN9
(IPU)
0dB
0dB
-4dB
-2dB
0dB
-3.5dB
-1.5dB
+3.3V_RUN_UN3
1 2
PAD-OPEN1x1m
0.1U_0402_10V7K
@
CN3
1 2
NC
PH
NC NCPD
PJP7@
PIN8
(RN11)
(RN10)(RN8)
(1/2 VDD)(1/2 VDD)(1/2 VDD)
PD
PH
+3.3V_RUN
1 2
DDR_XDP_WAN_S MBDAT
1 2
DDR_XDP_WAN_S MBCLK
HDD_DEVSLP
SATA_PTX_DRX_P1_RP SATA_PTX_DRX_N1_RP
SATA_PRX_DTX_N1_RP SATA_PRX_DTX_P1_RP
0.1U_0402_25V6
CN16
12
DDR_XDP_WAN_S MBDAT<7,9,18,19> DDR_XDP_WAN_S MBCLK<7,9,18,19>
CN19 0.01U_0402_16V7K CN20 0.01U_0402_16V7K
CN18 0.01U_0402_16V7K CN17 0.01U_0402_16V7K
+3.3V_RUN
+5V_RUN
+3.3V_HDD
RN5@ 10K_0402_5%
+5V_HDD +3.3V_HDD
1000P_0402_50V7K
0.1U_0402_25V6
CN13
12
CN14
12
12
RN3 2.2K_0402_5%
RN4 2.2K_0402_5%
1 2
0.1U_0402_25V6
@
CN15
Place near HDD CONN
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
+3.3V_RUN
0.1U_0402_25V6
10U_0603_6.3V6M
12
12
CN1
HDD_FALL_INT<10>
12 12
12 12
PJP4@
1 2
PAD-OPEN1x1m
HDD_DEVSLP<12>
HDD_DET#<6>
PJP5@
1 2
PAD-OPEN1x1m
115B20-000000-G2-R Link done
115B20-000000-G2-R Link done
115B20-000000-G2-R Link done115B20-000000-G2-R Link done
FFS_INT2
SATA_PTX_DRX_P1_RP_C SATA_PTX_DRX_N1_RP_C
SATA_PRX_DTX_N1_RP_C SATA_PRX_DTX_P1_RP_C
+3.3V_HDD
+5V_HDD
FFS_INT2_Q
Free Fall Sensor
CN2
11
UN1
LNG3DM
1
VDD_IO VDD14RES
INT 1
9
INT 2
7
SDO/SA0
6
SDA / SDI / SDO
4
SCL/SPC
8
CS
LNG3DMTR_LGA16_3X3
CONN@
JSATA1
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
10
11
11
12
12
13
13
14
14
15
15
16
16
17
17
18
18
19
19
20
20
21
G1
22
G2
23
G3
24
G4
STARC_115B20-000000-G2-R
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
HDD CONN
HDD CONN
HDD CONN
LA-A911P
LA-A911P
LA-A911P
1
GND GND
RES RES
RES
10 13 15 16
5 12
2
NC
3
NC
0.5
0.5
20 55Wednesday, July 16, 2014
20 55Wednesday, July 16, 2014
20 55Wednesday, July 16, 2014
0.5
PIN17
Pericom PI3EQX6741ST
C C
TI SN75LVCP601
(RN13) (RN25)
(RN13)
PIN19
NC NC
PD
PD
(RN16)
NC
PD
(RN16)
(RN25)
(RN25)
A_EQ
Main
2nd
Pericom
TI
0 NC 1 1.5dB
0 NC 1
3dB
6dB
9dB
7dB
0dB
14dB 14dB
HDD_B_EQ2HDD_A_EQ HDD_A_EQ2HDD_B_EQ
PD
(RN23)
PD
(RN23)
PD
(RN23)
B_EQ B_EM
PD
PD
PDParade PS8527C
PIN16PIN13PIN18
(IPU)
NC
A_EM
3dB
6dB
1.5dB
1
9dB
7dB
0
0dB
NC 1
-4dB
-2dB
EQ1EQ2 A_EMB_EQ B_EMA_EQ
B B
3rd
Parade
+3.3V_RUN
@
12
RN6
A A
10K_0402_5%
3.3V_HDD_EN
12
@
RN7
10K_0402_5%
5
(M = VDD/2)
M
0 0 0 0 M M 0 M 1 1 M 1 0 1 1
3.3V_HDD_EN<12>
2.4dB
7.4dB
14.4dB
1
12.2dB
M
9.4dB
13.3dB
6.2dB
11.2dB
5dB
+3.3V_RUN +3.3V_HDD
+5V_ALW
2.4dB
7.4dB
14.4dB
12.2dB
9.4dB
13.3dB
6.2dB
11.2dB
5dB
* red color is current setting
UN3
@
3
ON
1
VIN
2
VIN
4
VBIAS
6
CT
470P_0402_50V7K
1
@
CN4
2
TPS22967DSGR_SON8_2X2~D
0
-3.5dB
M 1
-1.5dB
* red color is current setting
7
VOUT
8
VOUT
5
GND
9
GND
4
2
1
SP02000WI00 LINK DONE
1W x 1ch, 4ohm (Transducer spec is 8Ohm/0.5Watt per unit, there are two transducer units in one speaker box.)
Internal Speakers Header
40 mils trace keep 20 mil spacing
INT_SPK_L+ INT_SPK_L­INT_SPK_R+ INT_SPK_R-
1000P_0402_50V7K
1000P_0402_50V7K
12
12
CA22@EMC@
B B
Close to UA1
1 2
LA6 BLM15PX330SN1D_2P
EMC@
1 2
LA7 BLM15PX330SN1D_2P
EMC@
1 2
LA8 BLM15PX330SN1D_2P
EMC@
1 2
LA9 BLM15PX330SN1D_2P
EMC@
1000P_0402_50V7K
1000P_0402_50V7K
12
12
CA23@EMC@
CA24@EMC@
CA19@EMC@
INT_SPKR_L+ INT_SPKR_L­INT_SPKR_R+
INT_SPKR_R+ INT_SPKR_R-
L03ESDL5V0CC3-2_SOT23-3
2
3
2
3
@EMC@
DA6
1
1
L03ESDL5V0CC3-2_SOT23-3
@EMC@
DA7
CONN@
JSPK1
1
1
2
2
3
3
4
4
5
GND
6
GND
ACES_50279-0040N-001
Close to UA1 pin6
PCH_AZ_CODEC_BITCLK
33_0402_5%
12
RA17@EMC@
10P_0402_50V8J
12
CA33@EMC@
Verb table configures as 1 JD mode with
Place closely to Pin 13.
Place closely to Pin 14 for DOCK only
A A
DMN66D0LDW-7_SOT363-6
AUD_SENSE_A
AUD_SENSE_B
+3.3V_RUN_AUDIO +3.3V_RUN_AUDIO
100K_0402_5%
12
RA29
2
QA3A
internal 47K pull high to save external rBOM.
13
D
2
QA1
G
S
L2N7002WT1G_SC-70-3
100K_0402_5%
12
RA28
6
1
12
1 2
RA38 100K_0402_5%
200K_0402_5%
12
RA27
100K_0402_5%
12
34
5
QA3B
DMN66D0LDW-7_SOT363-6
0.1U_0402_25V6
CA41
@
RA26
BCLK: Audio serial data bus bi t clock input/output LRCK: Audio serial data bus wo rd clock input/output
+3.3V_RUN_AUDIO
AUD_HP_NB_SENSE <35>
Add for solve pop noise and detect issue
+3.3V_RUN_AUDIO
DOCK_MIC_DET <35>DOCK_HP_DET<35>
Digital Mic
DATA
CLOCK
+3.3V_RUN
6
VCC
5
DMIC1
4
DMIC_CLK1
2
MIC1
1
GND
2
LEFT/RIGHT
3
GND
SPM1437HM4H-6_6P
+3.3V_RUN_AUDIO
PCH_AZ_CODEC_BITCLK<6>
PCH_AZ_CODEC_SDOUT<6>
PCH_AZ_CODEC_SYNC<6>
PCH_AZ_CODEC_SDIN0<6>
PCH_AZ_CODEC_RST#<6>
DAI_12MHZ#<34>
DAI_BCLK#<34>
DAI_DO#<34>
DAI_LRCK#<34>
AUD_NB_MUTE#<35>
RA18 10K_0402_5%
CA11 close to pin9 CA10 close to pin3
0.1U_0402_25V6
4.7U_0603_6.3V6K
CA11
CA10
12
12
DAI_DI<34>
1 2
place at AGND and DGND plane
RA35
@EMC@ 0_0402_5%
RA36
@EMC@ 0_0402_5%
RA37
@EMC@ 0_0402_5%
QA2B
12
Place R136 close to codec
1 2
RA9 33_0402_5%
1 2
RA30EMC@ 22_0402_5%
1 2
RA31EMC@ 22_0402_5%
1 2
RA32 33_0402_5%
AUD_NB_MUTE#
1 2
1 2
1 2
SLEEVE
+RTC_CELL
34
5
QA2A
DMN66D0LDW-7_SOT363-6
Realtek feedback Prevent the Noise from Combo Jack while system entry into S3 / S4 /S5
0.1U_0402_25V6
CA50
12
For Bo noise issue
100K_0402_5%
12
RA21
6
1
DMN66D0LDW-7_SOT363-6
1U_0603_10V6K
2
I2S_MCLK
I2S_BCLK
I2S_DO
CA31
12
100K_0402_5%
EN_I2S_NB_CODEC#<35>
PCH_AZ_CODEC_BITCLK
PCH_AZ_CODEC_SDOUT
PCH_AZ_SDIN0_R
PCH_AZ_CODEC_RST#
Place RA32 close to codec
CA51
4.7U_0603_6.3V6K
RA44
12
12
1 2
PAD-OPEN1x2m
AUD_NB_MUTE#
UA1
1
I2S I/F Float
3
DVDD_IO
9
DVDD
6
BCLK
5
SDATA-OUT
10
SYNC
8
SDATA-IN
11
RESET#
15
I2S_MCLK
16
I2S_SCLK
17
I2S_DOUT
18
I2S_LRCK
24
I2S_DIN
MIC1_L
MIC1_R
PJP6@
19
MIC1-L(PORT-B-L)
20
MIC1-R(PORT-B-R)
48
EAPD+PD
21
LDO1-CAP
39
LDO2-CAP
7
LDO3-CAP
CA53
4.7U_0603_6.3V6K
CA52
4.7U_0603_6.3V6K
12
49
GND
ALC3235-CG_MQFN48_6X6
RING2 RING2_R AUD_HP_OUT_L
AUD_HP_OUT_R SLEEVE
SA000076O10
AVDD1 AVDD2
CPVDD PVDD1 PVDD2
HP/MIC1 JD(JD1) I2S_IN/I2S_OUT JD(JD2) TV Mode/LINE1-JD (JD3)
LINE1-L(PORT-C-L)/RING2
LINE1-R(PORT-C-R)/SLEEVE
LINE1-VREFO
MIC-CAP
HPOUT-L(PORT-A-L)
HPOUT-R(PORT-A-R)
SPK-OUT-L+
SPK-OUT-L-
SPK-OUT-R+
SPK-OUT-R-
PCBEEP
GPIO0/DMIC-CLK
GPIO1/DMIC-DATA12
SPDIF-OUT/DMIC-DATA34/GPIO2
CPVEE
VREF
MIC1-VREFO
AVSS1 AVSS2
CA43
MIC1_L
CA44
MIC1_R
1 2
LA10 BLM15PX330SN1D_2PEMC@
1 2
LA2 BLM15BD601SN1D_2PEMC@
1 2
LA3 BLM15BD601SN1D_2PEMC@
1 2
LA11 BLM15PX330SN1D_2PEMC@
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
EMC@
680P_0402_50V7K
1
CA1
2
CBN
CBP
1 2
4.7U_0603_6.3V6K
1 2
4.7U_0603_6.3V6K
AUD_HP_OUT_L1
1
2
place close to pin27
+VDDA_AVDD1
12
27 40
38
+VDDA_PVDD
41 46
+5V_RUN_PVDD
13
AUD_SENSE_A
14
AUD_SENSE_B
22
1 2
RA45@ 0_0402_5%
28
RING2
29
SLEEVE
23
31
CA25 10U_0603_6.3V6M
33
AUD_OUT_L
32
AUD_OUT_R
42
INT_SPK_L+
43
INT_SPK_L-
45
INT_SPK_R+
44
INT_SPK_R-
12
AUD_PC_BEEP
2
DMIC_CLK_L
4
DMIC1
47
Place CA29 close to Codec
35
36
CA29 1U_0603_10V6K
34 25
CA49 1U_0603_10V6K
CA35 2.2U_0402_6.3V6M
30
+MIC1_VREF_OUT
26 37
+3.3V_RUN_AUDIO
AUD_HP_OUT_R1 SLEEVE_R
@EMC@
@EMC@
680P_0402_50V7K
220P_0402_50V7K
220P_0402_50V7K
1
1
CA3
CA2
2
2
0.1U_0402_25V6
CA8
1 2
1 2
RA7 24.9_0402_1%
1 2
RA8 24.9_0402_1%
12
12 12
4.7K_0402_5%
RA24
12
EMC@
3
CA4
1 2
10U_0603_6.3V6M
BLM15PX600SN1D_2P
12
CA9
place close to pin38
+3.3V_RUN_AUDIO
For Bo noise issue
SLEEVE/RING2 please keep 40 mils trace width
12
CA27 0.1U_0402_25V6
12
CA28 0.1U_0402_25V6
1 2
RA14EMC@
1 2
RA40EMC@
Close to UA1 pin2
RB751S40T1G_SOD523-2
RB751S40T1G_SOD523-2
DA4
4.7K_0402_5%
1 2
1 2
RA25
1 2
1 2
AUD_HP_OUT_L
AUD_HP_OUT_R
RA1 10K_0402_5%
3.3V_AUD_SENSE
EMC@
2
3
2
DA1
AZ5123-02S.R7G_SOT23-3
1
1
DA5
+5V_RUN_AUDIO +1.5V_RUN
LA5
+1.5V_RUN_AUDIO
4.7U_0603_6.3V6K
place close to pin38
1
CA16
2
+VREFOUT
AUD_HP_OUT_L AUD_HP_OUT_R
AUD_HP_OUT_L/ AUD_HP_OUT_Rplease keep 15 mils trace width
33_0402_5% 33_0402_5%
AUD_HP_NB_SENSE
EMC@
3
DA2
L03ESDL5V0CC3-2_SOT23-3
0.1U_0402_25V6
12
1 2
RA12 1K_0402_5%
1 2
RA13 1K_0402_5%
DMIC_CLK0 DMIC_CLK1
DMIC0 <23>
EMC@
2
DA3
12
AZ5123-02S.R7G_SOT23-3
RA2 100K_0402_5%
1
4.7U_0603_6.3V6K
1
CA18
CA17
2
DMIC_CLK0 <23>
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
1
Date: Sheet of
12
SPKR <12>
BEEP <36>
DMIC_CLK0
place close to RA14 pin2
+5V_RUN
+3.3V_RUN +3.3V_RUN_AUDIO
HP-Out-Left
6705K-Y12N-00L LINK DONE
6705K-Y12N-00L LINK DONE
6705K-Y12N-00L LINK DONE6705K-Y12N-00L LINK DONE
+3.3V_RUN_AUDIO
0_0603_5%
RA3@
place close to pin39 place close to pin45
12
0_0603_5%
RA4@
0.1U_0402_25V6
12
CA45
0.1U_0402_25V6
10U_0603_6.3V6M
1
12
CA47
CA46
2
1 2
RING2
1 2
SLEEVE
+VREFOUT
DMIC_CLK1
22P_0402_50V8J
12
@EMC@
CA54
place close to pin2
PJP9@
1 2
PAD-OPEN1X2m
PJP10@
1 2
PAD-OPEN1x1m
HP-Out-Right Nokia-MIC
Global Headset
Universal Jack
RING2_R
AUD_HP_NB_SENSE
3.3V_AUD_SENSE AUD_HP_OUT_L1
AUD_HP_OUT_R1
SLEEVE_R
@EMC@
@EMC@
220P_0402_50V7K
220P_0402_50V7K
1
1
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Codec _ALC3235
Codec _ALC3235
Codec _ALC3235
CA13
LA-A911P
LA-A911P
LA-A911P
CA12
2
+5V_RUN_AUDIO
0_0805_5%
12
RA39@
10U_0603_6.3V6M
1
CA48
2
+VREFOUT
RA52.2K_0402_5%
RA62.2K_0402_5%
1U_0603_10V4Z
12
CA26
22P_0402_50V8J
12
CA30
+5V_RUN_AUDIO
iPhone-MIC
E-T_6705K-Y12N-00L
14
GND
13
GND
12
12
11
11
10
10
9
9
8
8
7
7
6
6
5
5
4
4
3
3
2
2
1
1
JAUD1
CONN@
21 55Wednesday, July 16, 2014
21 55Wednesday, July 16, 2014
21 55Wednesday, July 16, 2014
@
@EMC@
0.5
0.5
0.5
2
1
+1.05V_RUN_VMM
LV22
1 2
BLM15PX181SN1D_2P
+1.05V_RUN_VMM
LV23
1 2
+3.3V_RUN_VMM
BLM15PX181SN1D_2P
BLM15PX181SN1D_2P
LV24
1 2
B B
+1.05V_VMM_VDD
10U_0603_6.3V6M
12
12
CV82
1U_0603_10V6K
12
12
CV87
+1.05V_VMM_VDDTX
10U_0603_6.3V6M
12
12
CV90
+3.3V_RUN_VDDIO
10U_0603_6.3V6M
12
12
CV94
0.1U_0402_25V6
CV83
0.1U_0402_25V6
12
CV88
0.1U_0402_25V6
CV91
0.1U_0402_25V6
CV95
+3.3V_RUN_VDDA
0.01U_0402_16V7K
0.1U_0402_25V6
0.01U_0402_16V7K
12
12
12
CV84
CV85
0.01U_0402_16V7K
+1.05V_RUN
CV89
0.01U_0402_16V7K
0.01U_0402_16V7K
CV92
CV93
12
12
0.01U_0402_16V7K
0.01U_0402_16V7K
12
12
CV96
CV97
Low Power Mode by external FET switch
LP_EN
A A
CV86
UV8B
E6
VDD
E7
VDD
E8
VDD
E9
VDD
H6
VDD
H7
VDD
H8
VDD
H9
VDD
E3
VDDRX
G3
VDDRX
C8
VDDTX0
C9
VDDTX0
F12
VDDTX1
G12
VDDTX1
J3
VDDLP
E5
VDDLP
H3
NC
F3
VDDRXA1
D3
VDDRX
E10
NC
C7
VDDTX0A1
C6
VDDTX0A2
H11
NC
E12
VDDTX1A1
D12
VDDTX1A2
J10
VGA_AVDD
K8
VGA_AVDD
K9
VGA_AVDD
K10
VGA_AVDD
J2
VDDSA
C3
VDDHRX_33
C4
VDDHRX_33
C11
VDDHTX0_33
C12
VDDIO
K3
VDDIO
K4
VDDIO
K11
VDDIO
K12
VDDIO
J4
VDDXT3V
VMM3320BJGR_BGA168
+3.3V_ALW2
100K_0402_5%
12
@
RV212
DMN66D0LDW-7_SOT363-6
6
@
2
1
3.3V Analog
VDDRX_33 VDDTX0_33 VDDTX1_33
VGA_AVDD33 VGA_AVDD33
VSS VSS VSS VSS VSS VSS VSS
1V Digital 1 V Analog 3.3V IO
+5V_ALW
5
LP_EN#
QV21A
VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS VSS VSS VSS
VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS
VSS VGA_AVSS VGA_AVSS VGA_AVSS VGA_AVSS VGA_AVSS
+1.05V_RUN +1.05V_RUN_VMM
100K_0402_5%
12
@
RV210
1.05V_LP_EN
DMN66D0LDW-7_SOT363-6
34
@
QV21B
VMM2320 Operation power consumption for 1.0V=1.464A (Max)
+3.3V_RUN_VDDA +3.3V_RUN_VMM
H5 C10 H12 K6 K7
C5 D5 D6 D7 D8 D9 D10 D11 E4 E11 F4 F5 F6 F7
F8 F9 F10 F11 G4 G5
G6 G7 G8 G9 G10 G11 H4 D4
J5 J11 J12 K5 H10 J6 J7 J8 J9
SI3456DDV-T1-GE3_TSOP6
0.01U_0402_16V7K
0.01U_0402_16V7K
12
QV20
@
D
6
S
45 2 1
G
3
2200P_0402_50V7K
@
12
0.1U_0402_25V6
12
12
CV98
CV99
CV100
+3.3V_RUN_VMM
CV374
LV25
1 2
BLM15PX181SN1D_2P
10U_0603_6.3V6M
12
CV101
RV516 2.2K_0402_5%@
18P_0402_50V8J
12
CV115
VMM2320_P0<25> VMM2320_N0<25> VMM2320_P1<25> VMM2320_N1<25> VMM2320_P2<25> VMM2320_N2<25> VMM2320_P3<25>
VMM2320_N3<25>
VMM2320_AUX<25>
VMM2320_AUX#<25>
12
VMM_GPIO9
RV731M_0402_5% @
12
SW_DPC_AUX
RV741M_0402_5%
12
SW_DPB_AUX
RV751M_0402_5%
12
RED_2320
RV76150_0402_1%
12
GREEN_2320
RV77150_0402_1%
12
BLUE_2320
RV78150_0402_1%
12
LP_CTL
RV79@100K_0402_5%
1 2
YV2
27MHZ_12PF_X1E000021042600
1
3
IN
OUT
2
4
GND
GND
EEPROM
VMM_SPI_CS# VMM_SPI_DIN VMM_SPI_WP#
CLK_27M_OUT_R
PLTRST_VMM2320#<9>
+3.3V_RUN_VDDIO
1 2
RV81 820_0402_5%
18P_0402_50V8J
12
CV113
UV9
1
CS#
2
DO(IO1)
3
WP#(IO2) GND4DI(IO0)
W25X10CVSNIG_SO8
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
VMM2320_HPD<25>
HOLD#(IO3)
12
VCC
CLK
1M_0402_5%
RV80
CV1020. 1U_0402_10V7K CV1030. 1U_0402_10V7K CV1040. 1U_0402_10V7K CV1050. 1U_0402_10V7K CV1060. 1U_0402_10V7K CV1070. 1U_0402_10V7K CV1080. 1U_0402_10V7K CV1090. 1U_0402_10V7K CV1100. 1U_0402_10V7K CV1110. 1U_0402_10V7K
+3.3V_RUN_VMM
8 7
VMM_SPI_HOLD
6
VMM_SPI_CLK
5
VMM_SPI_DO
VMM2320_P0_C VMM2320_N0_C VMM2320_P1_C VMM2320_N1_C VMM2320_P2_C VMM2320_N2_C VMM2320_P3_C VMM2320_N3_C VMM2320_AUX_C VMM2320_AUX#_C SRCDET
VMM_SPI_WP#
VMM_SPI_CS# VMM_SPI_CLK
VMM_SPI_DIN
VMM_SPI_DO
VMM_GPIO4 VMM_GPIO5 VMM_GPIO6 VMM_GPIO7 VMM_GPIO8 VMM_GPIO9 LP_CTL LP_ENLP_CTL
CLK_27M_IN
CLK_27M_OUT
CV114
1 2
0.1U_0402_25V6
UV8A
G1
RxP0
G2
RxN0
F1
RxP1
F2
RxN1
E1
RxP2
E2
RxN2
D1
RxP3
D2
RxN3
H1
RxAUXP
H2
RXAUXN
C2
RxSRCDET
J1
RxHPD
A13
RSTN_IN
B5
VDDIO
B6
VDDIO
B1
NC
A4
SPICS
B3
SPICLK
B4
SPIDI
A3
SPIDO
D14
GPIO0
D13
GPIO1
C14
GPIO2
C13
GPIO3
B14
GPIO4
B13
GPIO5
C1
GPIO6
M12
GPIO7
M13
NC
L3
NC
B2
LP_CTL
A5
LP_EN
K2
RX_STS
L2
TX0_STS
M1
TX1_STS
M2
TX2_STS
K1
XIN
L1
XOUT
VMM3320BJGR_BGA168
Tx0P0 Tx0N0 Tx0P1 Tx0N1 Tx0P2 Tx0N2 Tx0P3 Tx0N3
CAD0 Tx0AUXP Tx0AUXN
Tx0DDCSCL Tx0DDCSDA
Tx0HPD
Tx1P0 Tx1N0 Tx1P1 Tx1N1 Tx1P2 Tx1N2 Tx1P3 Tx1N3
CAD1 Tx1AUXP Tx1AUXN
Tx1DDCSCL Tx1DDCSDA
Tx1HPD
VGA_VSYNC VGA_HSYNC
VGA_RP VGA_RN VGA_GP
VGA_GN
VGA_BP VGA_BN
VGA_SCL
VGA_SDA
VGA_DET
VGA_IREF
SSDA
SSCL
RxDDCSDA
RxDDCSCL
NC
NC
NC NC NC
B7 A7 B8 A8 B9 A9 B10 A10 A14 B11
SW_DPC_AUX
A11
SW_DPC_AUX#
B12
VMM_DPC_CTRLCLK
A12
VMM_DPC_CTRLDAT
A6
E13 E14 F13 F14 G13 G14 H13 H14 M14 J13
SW_DPB_AUX
J14
SW_DPB_AUX#
K13
VMM_DPB_CTRLCLK
L14
VMM_DPB_CTRLDAT
K14
L9 M9 M6 L6 M7 L7 M8 L8 L4 M4
M3
VMM2320_VGA_DET
M5
VMM2320_VGA_IREF
L5
VMM2320_VGA_NC
A1
I2C1_SDA_VMM
A2
I2C1_SCL_VMM
M11 M10 L12 L13 L11 L10
VMM_SPI_WP#
VMM_GPIO4
VMM_GPIO5
SW_DPB_AUX#
VMM_GPIO6
SRCDET
VMM_DPB_CTRLCLK VMM_DPB_CTRLDAT VMM_GPIO7 VMM_GPIO8
I2C1_SDA_VMM I2C1_SCL_VMM VMM_DPC_CTRLCLK VMM_DPC_CTRLDAT
SW_DPC_AUX#
VMM_SPI_CS#
VMM_SPI_HOLD
VMM2320_VGA_DET
VMM2320_VGA_IREF
DPC_LANE_P0 <34> DPC_LANE_N0 < 34> DPC_LANE_P1 <34> DPC_LANE_N1 < 34> DPC_LANE_P2 <34> DPC_LANE_N2 < 34> DPC_LANE_P3 <34> DPC_LANE_N3 < 34> DPC_CA_DET <25,34>
SW_DPC_AUX <25> SW_DPC_AUX# <25> VMM_DPC_CTRLCLK <25> VMM_DPC_CTRLDAT <25>
DPC_DOCK_HPD <34>
DPB_LANE_P0 <34> DPB_LANE_N0 <34> DPB_LANE_P1 <34> DPB_LANE_N1 <34> DPB_LANE_P2 <34> DPB_LANE_N2 <34> DPB_LANE_P3 <34> DPB_LANE_N3 <34> DPB_CA_DET <25,34>
SW_DPB_AUX <25> SW_DPB_AUX# <25> VMM_DPB_CTRLCLK <25> VMM_DPB_CTRLDAT <25>
DPB_DOCK_HPD <34>
VSYNC_2320 < 26> HSYNC_2320 <26> RED_2320 <26>
GREEN_2320 <26>
BLUE_2320 <26>
CLK_DDC2_2320 < 26>
DAT_DDC2_2320 <26>
T108@ PAD~D
12
1 2
1 2
1 2
1 2
1 2
RPV1
1
8
2
7
3
6
4 5
2.2K_0804_8P4R_5% RPV2
1
8
2
7
3
6
4 5
2.2K_0804_8P4R_5%
1 2
12
12
12
1 2
+3.3V_RUN_VMM
RV517@2.2K_0402_5%
RV5182. 2K_0402_5% @
RV5192. 2K_0402_5% @
RV821M_0402_5%
RV832.2K_0402_5%
RV841M_0402_5%
RV851M_0402_5%
RV8610K_0402_5%
RV872.2K_0402_5%
RV8810K_0402_5%
RV893.74K_0402_1%
+1.05V_RUN +1.05V_RUN_VMM
+3.3V_RUN +3.3V_RUN_VMM
PJP24@
1 2
PAD-OPEN1x1m
PJP25@
1 2
PAD-OPEN1x1m
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
2
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
1
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
DP 1.2 MST HUB
DP 1.2 MST HUB
DP 1.2 MST HUB
LA-A911P
LA-A911P
LA-A911P
22 55Wednesday, July 16, 2014
22 55Wednesday, July 16, 2014
22 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
JEDP1
D D
confirm 15" panel spec
SP010013I00 LINK DONE
41
G1
42
G2
43
G3
44
G4
45
G5
ACES_50398-04041-001
C C
+BL_PWR_SRC +5V_RUN+5V _RUN +5V_TSP
CONN@
0.1U_0603_50V7K
12
@
CV7
+5V_TSP
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
10
11
11
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
+LCDVDD
USBP5_D­USBP5_D+
PIN15: LOOP_BACK
LV1
EMC@
DISP_ON
EDP_CPU_AUX#_C EDP_CPU_AUX_C EDP_CPU_LANE_P0_C EDP_CPU_LANE_N0_C EDP_CPU_LANE_P1_C EDP_CPU_LANE_N1_C
0.1U_0402_25V6
12
@
CV8
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
TOUCH_PANEL_INTR#
Close lid >> TP_EN = 0 >>disable touch events
Open lid >> TP_EN = 1 >> enable touch events
TOUCH_PANEL_INTR# <12>
+3.3V_RUN +3.3V_CAM
CAM_MIC_CBL_DET# <12>
+BL_PWR_SRC
1 2
EDP_CPU_HPD <10>
LCD_TST <35>
+LCDVDD
LCD_CBL_DET# <12>
BIA_PWM
BLM15BB221SN1D_2P~D
CV1 0.1U_0402_10V7K CV2 0.1U_0402_10V7K CV3 0.1U_0402_10V7K CV4 0.1U_0402_10V7K CV5 0.1U_0402_10V7K CV6 0.1U_0402_10V7K
+3.3V_CAM +5V_TSP
0.1U_0402_25V6
12
@
CZ1
4
AZC199-02SPR7G_SOT23-3
DMIC0 <21>
DMIC_CLK0 <21>
100P_0402_50V8J
100P_0402_50V8J
12
12
CA5@EMC@
CA6@EMC@
223
1
3
@EMC@
1
DV4
3
USBP4_D­USBP4_D+
LV27
EMC@
4
4
1
1
DLW21HN900HQ2L_4P
2
3
3
2
2
USBP4- <11>
USBP4+ <11>
1
ESD depop location
12 12 12 12 12 12
EDP_CPU_AUX# <10>
EDP_CPU_AUX <10> EDP_CPU_LANE_P0 <10> EDP_CPU_LANE_N0 <10> EDP_CPU_LANE_P1 <10> EDP_CPU_LANE_N1 <10>
For Touchscreen
0.1U_0402_16V4Z
12
CZ2
+3.3V_RUN
0.1U_0402_25V6
@
12
@
CA7
47K_0402_5%
12
RV6
QV8
LP2301ALT1G_SOT23-3
123
D
S
G
Close to JEDP1.24~27
BIA_PWM
4.7K_0402_5%
12
RV1
B B
Close to JEDP1.11,12
DV1
3
1
2
BAT54CW_SOT323-3
WebCAM
+3.3V_CAM +3.3V_RUN
3.3V_CAM_EN#<12>
change back to CCD_OFF at Goliad project
LZ1
A A
USBP5+<11>
USBP5-<11>
5
EMC@
1
1
4
4
DLW21HN900HQ2L_4P
Close to JEDP1.33 Close to JEDP1.40 Close to JEDP1.1
EDP_BIA_PWM
BIA_PWM_EC
LP2301ALT1G_SOT23-3
2
2
3
3
QZ1
123
D
G
EDP_BIA_PWM <10>
BIA_PWM_EC <36>
S
USBP5_D+
USBP5_D-
L2N7002WT1G_SC-70-3
13
DV2
3
DISP_ON
4.7K_0402_5%
12
RV2
+PWR_SRC
1000P_0402_50V7K
12
CV11
1
BAT54CW_SOT323-3
S
4 5
270K_0402_5%
12
RV4
PWR_SRC_ON
1 2
RV5 47K_0402_5%
EN_INVPWR<36>
3
2
QV1
G
AO6405_TSOP6
L2N7002WT1G_SC-70-3
D
6
2 1
QV2
123
D
G
PANEL_BKLEN <10>
PANEL_BKEN_EC <35>
+BL_PWR_SRC
0.1U_0603_50V7K
12
CV12
S
LCDVDD POWERBacklight POWER
3.3V_TS_EN<12>
10U_0603_6.3V6M
LCD_VCC_TEST_EN<35>
ENVDD_PCH<10,36>
D
2
G
S
+LCDVDD
CV9@
12
DV3
2
1
3
BAT54CW_SOT323-3
QV7
PJP29@
1 2
PAD-OPEN1x1m
EN_LCDPWR
+EDP_VDD
100K_0402_5%
RV3
1 2
UV24
1
VOUT
2
GND
3
EN
AP2821KTR-G1_SOT23-5
+3.3V_ALW
5
VIN
4
VIN
0.01U_0402_16V7K
@
CV10
12
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
eDP CONN & Touch screen
eDP CONN & Touch screen
eDP CONN & Touch screen
LA-A911P
LA-A911P
LA-A911P
23 55Wednesday, July 16, 2014
23 55Wednesday, July 16, 2014
23 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
DDI1_LANE_P3<10>
DDI1_LANE_N3<10>
4
12
12
TMDS_CLK_C
TMDS_CLK#_C
CV13 0.1U_0402_10V7K
CV14 0.1U_0402_10V7K
LV3
EMC@
1
1
4
4
DLW21HN900HQ2L_4P
3
2
2
3
3
TMDS_CON_CLK
TMDS_CON_CLK#
2
1
D D
LV6
EMC@
12
DDI1_LANE_P2<10>
DDI1_LANE_N2<10>
CV17 0.1U_0402_10V7K
CV18 0.1U_0402_10V7K
TMDS_P0_C
12
TMDS_N0_C
1
1
4
4
DLW21HN900HQ2L_4P
2
2
3
3
TMDS_CON_P0
TMDS_CON_N0
12
@
CV23
HDMI_CEC
RV10 470_0402_1% RV11 470_0402_1% RV12 470_0402_1% RV13 470_0402_1% RV14 470_0402_1% RV15 470_0402_1% RV16 470_0402_1% RV17 470_0402_1%
+3.3V_RUN
+5V_RUN
UV2
12
+3.3V_RUN
RV8@10K_0402_5%
+VHDMI_VCC
0.1U_0402_10V7K
12
CV26@
HDMI_HPD_SINK
CPU_DPB_CTRLDAT_R CPU_DPB_CTRLCLK_R
HDMI_CEC TMDS_CON_CLK#
TMDS_CON_CLK TMDS_CON_N0
TMDS_CON_P0 TMDS_CON_N1
TMDS_CON_P1 TMDS_CON_N2
TMDS_CON_P2
HDMI_OB
2
G
10U_0603_6.3V6M
CV27
12
1
D
S
3
JHDMI1 CONN@
19
HP_DET
18
+5V
17
DDC/CEC_GND
16
SDA
15
SCL
14
Reserved
13
CEC
12
CK-
11
CK_shield
10
CK+
9
D0-
8
D0_shield
7
D0+
6
D1-
5
D1_shield
4
D1+
3
D2-
2
D2_shield
1
D2+
LCN_AUF05-1922S10-0019
QV4 L2N7002WT1G_SC-70-3
GND GND GND GND
20 21 22 23
1
AP2330W-7_SC59-3
IN
GND2OUT
3
DC231209040 &DC232002PB0 Footprint the same
DC231209040 &DC232002PB0 Footprint the same
DC231209040 &DC232002PB0 Footprint the sameDC231209040 &DC232002PB0 Footprint the same
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
RV19 10K_0402_5%
1 2
LV9
EMC@
12
DDI1_LANE_P1<10>
DDI1_LANE_N1<10>
C C
DDI1_LANE_P0<10>
DDI1_LANE_N0<10>
CV21 0.1U_0402_10V7K
CV22 0.1U_0402_10V7K
CV28 0.1U_0402_10V7K
CV29 0.1U_0402_10V7K
+3.3V_RUN
TMDS_P1_C
12
TMDS_N1_C
12
TMDS_P2_C
12
TMDS_N2_C
1
1
4
4
DLW21HN900HQ2L_4P
LV12
1
1
4
4
DLW21HN900HQ2L_4P
EMC@
2
2
3
3
2
2
3
3
TMDS_CON_P1
TMDS_CON_N1
TMDS_CON_P2
TMDS_CON_N2
0.1U_0402_16V4Z
B B
QV3A
2
DMN66D0LDW-7_SOT363-6
1
6
CPU_DPB_CTRLCLK<10>
CPU_DPB_CTRLDAT<10>
DPB_HPD<10>
5
QV3B
DMN66D0LDW-7_SOT363-6
1M_0402_5%
RV18
1 2
A A
CPU_DPB_CTRLCLK_R
34
CPU_DPB_CTRLDAT_R
+3.3V_RUN
G
123
D
S
QV5
L2N7002WT1G_SC-70-3
HDMI_HPD_SINK
1 2
RV7 2.2K_0402_5%
1 2
RV9 2.2K_0402_5%
1 2
RV20 20K_0402_5%
+VHDMI_VCC
TMDS_P2_C TMDS_N2_C TMDS_P1_C TMDS_N1_C TMDS_P0_C TMDS_N0_C TMDS_CLK_C TMDS_CLK#_C
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
HDMI CONN
HDMI CONN
HDMI CONN
LA-A911P
LA-A911P
LA-A911P
24 55Wednesday, July 16, 2014
24 55Wednesday, July 16, 2014
24 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
+3.3V_RUN
1 2
1 2
1 2
1 2
1 2
1 2
1 2
12
RV56
@
4.7K_0402_5%
12
RV64
@
4.7K_0402_5%
PS8338_CFG0
VMM2320_AUX#
WIGIG_AUX#
OUT1_CA_DET
OUT2_CA_DET
VMM2320_AUX
WIGIG_AUX
12
RV57
@
4.7K_0402_5%
12
RV63
@
4.7K_0402_5%
DDI2_LANE_P0<10> DDI2_LANE_N0<10>
DDI2_LANE_P1<10> DDI2_LANE_N1<10>
DDI2_LANE_P2<10> DDI2_LANE_N2<10>
DDI2_LANE_P3<10>
DDI2_LANE_N3<10>
12
12
12
RV58
RV60
RV53
@
RV65
@
@
@
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
PS8338B_P1
PS8338B_P0
PS8338B_PC10
PS8338B_PC11
PS8338B_PC20
PS8338B_PC21
PS8338B_PEQ
12
4.7K_0402_5%
12
RV100
@
4.7K_0402_5%
CPU_DPC_AUX<10>
CPU_DPC_AUX#<10>
Port switching control or priority configuration. Internal pull down ~150K, 3.3V I/O For Control Switching Mode (CFG0 = L): SW = L: Port1 is selected (default) SW = H: Port2 is selected For Automatic Switching Mode (CFG0 = H): SW = L: Port1 has higher priority when both ports are plugged (default) SW = H: Port2 has higher priority when both ports are plugged
RV51 4.7K_0402_5%
PCB
D D
H12 UMA PS8339+PS8338
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
C C
H15D_En
H15U_En
DP SWITCH
PS8339
PS8338
PS8338
PS8338
PS8338
PS8338
PS8338
PS8338
PS8338
RV69 100K_0402_5%
RV71 100K_0402_5%
RV67 1M_0402_5%
RV68 1M_0402_5%
RV70 100K_0402_5%
RV72 100K_0402_5%
+3.3V_RUN
12
12
RV55
RV54
@
@
4.7K_0402_5%
4.7K_0402_5%
12
12
RV61
RV62
@
@
4.7K_0402_5%
4.7K_0402_5%
CV62 CV90 close to pin30 &57 CV66,CV69,CV70 close to pin5,21,51
0.01U_0402_16V7K
12
CV61
CV71 0.1U_0402_25V6 CV72 0.1U_0402_25V6
CV73 0.1U_0402_25V6 CV74 0.1U_0402_25V6
CV75 0.1U_0402_25V6 CV76 0.1U_0402_25V6
CV77 0.1U_0402_25V6 CV78 0.1U_0402_25V6
for support TMDS signal need contact SCL/SDA to P22,23
CV79 0.1U_0402_25V6 CV80 0.1U_0402_25V6
12
1 2 1 2
1 2 1 2
1 2 1 2
1 2 1 2
1 2 1 2
0.1U_0402_25V6
0.01U_0402_16V7K
12
12
CV66
CV62
DPC_HPD<10>
0.1U_0402_25V6
0.1U_0402_25V6
12
CV69
DDI2_LANE_P0_C
DDI2_LANE_N0_C
DDI2_LANE_P1_C DDI2_LANE_N1_C
DDI2_LANE_P2_C DDI2_LANE_N2_C
DDI2_LANE_P3_C DDI2_LANE_N3_C
PS8338B_P1 PS8338B_P0
CPU_DPC_AUX_C CPU_DPC_AUX#_C
PS8338_CFG0
PS8338B_PC10 PS8338B_PC11 PS8338B_PC20 PS8338B_PC21
+3.3V_RUN
Dock has high priority when both ports plugged
CV70
UV7
5
VDD33
21
VDD33
30
VDD33
51
VDD33
57
VDD33
6
IN_D0p
7
IN_D0n
9
IN_D1p
10
IN_D1n
12
IN_D2p
13
IN_D2n
15
IN_D3p
16
IN_D3n
4
IN_CA_DET
3
IN_HPD
2
I2C_CTL_EN
1
Pl1/SCL_CTL
60
Pl0/SDA_CTL
22
IN_DDC_SCL
23
IN_DDC_SDA
24
IN_AUXp
25
IN_AUXn
59
CFG0
58
CFG1
56
PC10
55
PC11
54
PC20
53
PC21
11
GND
19
GND
52
GND
61
PAD(GND)
PS8338BQFN60GTR-A0_QFN60_5X9
OUT1_D0p OUT1_D0n
OUT1_D1p OUT1_D1n
OUT1_D2p OUT1_D2n
OUT1_D3p OUT1_D3n
OUT2_D0p OUT2_D0n
OUT2_D1p OUT2_D1n
OUT2_D2p OUT2_D2n
OUT2_D3p OUT2_D3n
OUT1_AUXp_SCL
OUT1_AUXn_SDA
OUT2_AUXp_SCL
OUT2_AUXn_SDA
OUT1_CA_DET
OUT1_HPD
OUT2_CA_DET
OUT2_HPD
PEQ
CEXT REXT
50 49
47 46
45 44
42 41
40 39
37 36
35 34
32 31
26 27
28 29
43
OUT1_CA_DET
48
33
OUT2_CA_DET
38
18
PS8338_SW
SW
8
PS8338B_PEQ
14
PD
17 20
12
RV50
4.99K_0402_1%
VMM2320_P0 <22> VMM2320_N0 <22>
VMM2320_P1 <22> VMM2320_N1 <22>
VMM2320_P2 <22> VMM2320_N2 <22>
VMM2320_P3 <22> VMM2320_N3 <22>
WIGIG_LANE_P0 <30> WIGIG_LANE_N0 <30>
WIGIG_LANE_P1 <30> WIGIG_LANE_N1 <30>
WIGIG_LANE_P2 <30> WIGIG_LANE_N2 <30>
WIGIG_LANE_P3 <30> WIGIG_LANE_N3 <30>
VMM2320_AUX <22>
VMM2320_AUX# <22>
WIGIG_AUX <30>
WIGIG_AUX# <30>
VMM2320_HPD <22>
WIGIG_HPD <30>
2.2U_0402_6.3V6M
12
CV60
DOCKED<26,28,31,35>
+3.3V_RUN
2
G
12
RV52
4.7K_0402_5%
PS8338_SW
1
D
QV11 L2N7002WT1G_SC-70-3
S
3
14 13
12
11 10
9
8
DP HDMI
+3.3V_RUN_VMM
AUX/DDC SW for DPB to E-DOCK AUX/DDC SW for DPC to E-DOCK
UV11
1
BE0
12
SW_DPB_AUX<22>
B B
A A
DPB_DOCK_AUX<34>
SW_DPB_AUX#<22>
DPB_DOCK_AUX#<34>
SW_DPB_AUX_C
CV119 0.1U_0402 _10V7K
DPB_DOCK_AUX
12
SW_DPB_AUX#_C
CV120 0.1U_0402 _10V7K
DPB_DOCK_AUX#
1 2
1 2
DPB_CA_DET
DPB_CA_DET
DPC_CA_DET
DPB_CA_DET<22,34>
RV508 1M_0402_5%
RV509 1M_0402_5%
2
3
4 5
6
7
+3.3V_RUN_VMM
2
G
DPB_CA_DET
VCC
A0
BE3
B0
BE1 A1
B1
GND
PI3C3125LEX_TSSOP14~D
100K_0402_5%
12
RV90
DPB_CA_DET#
1
D
QV9 L2N7002WT1G_SC-70-3
S
3
A3
B3
BE2
A2
B2
DPC_CA_DET0011
5
4
CV118
1 2
0.1U_0402_25V6
VMM_DPB_CTRLCLK <22>
VMM_DPB_CTRLDAT <22>
2
1 2
3
4 5
6
7
+3.3V_RUN_VMM
12
1
2
G
3
12
SW_DPC_AUX<22>
DPC_DOCK_AUX<34>
SW_DPC_AUX#<22>
DPC_DOCK_AUX#<34>
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
CV122 0.1U_0402 _10V7K
CV123 0.1U_0402 _10V7K
DPC_CA_DET<22,34>
SW_DPC_AUX_C
DPC_DOCK_AUX
12
SW_DPC_AUX#_C
DPC_DOCK_AUX#
DPC_CA_DET
UV12
BE0
VCC
A0
BE3
B0
BE1 A1
B1
GND
PI3C3125LEX_TSSOP14~D
100K_0402_5%
D
S
A3
B3
BE2
A2
B2
RV91
DPC_CA_DET#
QV10 L2N7002WT1G_SC-70-3
DELL CONFIDENTIAL/PROPRIETARY
+3.3V_RUN_VMM
14 13
12
11 10
9
8
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
CV121
1 2
0.1U_0402_25V6
VMM_DPC_CTRLCLK <22>
VMM_DPC_CTRLDAT <22>
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
DP SW
DP SW
DP SW
LA-A911P
LA-A911P
LA-A911P
25 55Wednesday, July 16, 2014
25 55Wednesday, July 16, 2014
25 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+3.3V_RUN
1 2
RV250 2.2K_0402_5%
RV251 2.2K_0402_5%
PCB
VGA SW
VGA SWITCH
NA
NA
PI3V713
PI3V713
NA
NA
PI3V713
PI3V713
NA
NA
D D
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
C C
H15 DSC
H15 UMA
H15D_En
H15U_En
DAT_DDC2_2320
1 2
CLK_DDC2_2320
source from VMM2320
VGA SW for MB/DOCK
RED_2320<22> GREEN_2320<22 >
BLUE_2320<22> HSYNC_2320<22> VSYNC_2320<22>
DAT_DDC2_2320<22> CLK_DDC2_2320<22>
DOCKED<25,28,31,35>
+3.3V_RUN
+3.3V_RUN
1 2
RV121 4.7K_0402_5%
Source
ChanelSEL1/SEL2
0
1
A=B2
MBA=B1
APR/SPR
Use SA00004RS00 as main source
UV16
1
R
2
G
5
B
6
H_SOURCE
7
V_HOURCE
9
SDA_SOURCE
10
SCL_SOURCE
30
SEL
29
TEST
8
Reserved
3
GND
11
GND
28
GND
31
GND
33
GPAD
TS3V713ELRTGR_WQFN32_6X3~D
5V VDD
H1_OUT
V1_OUT
H2_OUT
V2_OUT
VDD VDD VDD
SDA1
SCL1
SDA2
SCL2
+3.3V_RUN+5V_RUN
16
4 23 32
27 25 22 20 18 12 14
26 24 21 19 17 13 15
0.01U_0402_16V7K
@
1
CV128
2
RED_CRT GREEN_CRT BLUE_CRT HSYNC_CRTDOCKED VSYNC_CRT DAT_DDC2_CRT CLK_DDC2_CRT
0.01U_0402_16V7K
@
1
1
CV127
2
2
2
RED_DOCK <34> GREEN_DOCK <34> BLUE_DOCK <34> HSYNC_DOCK <34> VSYNC_DOCK <34> DAT_DDC2_DOCK <34> CLK_DDC2_DOCK <34>
+3.3V_RUN
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
CV125
CV126
2
2
PJDLC05C_SOT23-3
3
@EMC@
DV5
+5V_RUN
0.1U_0402_16V4Z
CV124
0.1U_0402_16V4Z
1
CV144
2
PJDLC05C_SOT23-3
2
3
@EMC@
DV6
+5V_RUN
1
IN
UV4 AP2330W-7_SC59-3
R1
G1
B1
R2
G2
B2
1
B B
A A
5
4
RED_CRT
GREEN_CRT
BLUE_CRT
12
RV32
150_0402_1%
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
12
12
RV33
150_0402_1%
3
RV34
150_0402_1%
1
2
CV51
2.2P_0402_50V8C
DAT_DDC2_CRT
CLK_DDC2_CRT
HSYNC_CRT
VSYNC_CRT
CV52
EMC@
EMC@
1 2
LV16 BLM15BB470SN1D_2P
EMC@
1 2
LV17 BLM15BB470SN1D_2P
EMC@
1 2
LV18 BLM15BB470SN1D_2P
EMC@
1
1
2
2
CV53
2.2P_0402_50V8C
2.2P_0402_50V8C
+CRT_VCC
12
12
RV36
RV35
2.2K_0402_5%
2.2K_0402_5%
1 2
LV19 BLM15AG121SN1D_L0402_2P
1 2
LV20 BLM15AG121SN1D_L0402_2P
1
@
2
3.3P_0402_50V8C
12
RV37
RV38
@
@
1K_0402_5%
1K_0402_5%
1
@
@
CV59
CV58
2
22P_0402_50V8J
22P_0402_50V8J
1
CV54
12
1
2
@
2
3.3P_0402_50V8C
2
1
GND2OUT
3
+CRT_VCC
1
1
CV56
CV55
@
2
3.3P_0402_50V8C
40mils
1
2
CV50 1U_0402_6.3V6K
2
@
0.1U_0402_16V4Z
CV57
T87 PAD~D
M_ID2#
JCRT-11 RED
GREEN
HSYNC_CONN
BLUE
VSYNC_CONN
FUTUR_061-D531-0255 Link done
FUTUR_061-D531-0255 Link done
FUTUR_061-D531-0255 Link doneFUTUR_061-D531-0255 Link done
6
11
1 7
12
2 8
13
3 9
14
4 10 15
5
JCRT1
CONN@
16
G
17
G
FUTUR_061-D531-0255
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
VGA SW & VGA Conn
VGA SW & VGA Conn
VGA SW & VGA Conn
LA-A911P
LA-A911P
LA-A911P
26 55Wednesday, July 16, 2014
26 55Wednesday, July 16, 2014
26 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
D D
4
3
2
1
PJP11@
1 2
PAD-OPEN1x1m
+3.3V_M_TPM
4700P_0402_25V7K
2200P_0402_50V7K
PCH_PLTRST#_EC<9,30,35,36>
12
TPM_PIRQ#<12>
2200P_0402_50V7K
CZ6
12
33_0402_5% 33_0402_5% 33_0402_5%
CZ7
SPI_DINTPM SPI_DOTPM SPI_CLKTPM PCH_SPI_CS2#_R
SA00005Y21L
UZ1
3
VCC
10
VCC
19
VCC
24
VCC
26
MISO
23
MOSI
21
SPI_CLK
22
SPI_CS#
16
SPI_RST#
20
PIRQ#
25
GND
18
GND
11
GND
4
GND
AT97SC3205_TSSOP28~D
V_BAT
GPIO_1 GPIO_2 GPIO_3
GPIO-Express-00
PP/GPIO
TESTBI
TESTI
NBO_1 NBO_2 NBO_3 NBO_4 NBO_5 NBO_6
12
1 2 17 6 7
9 8
5 13 14 15 27 28
0.1U_0402_25V6
CZ5
12
12
C C
PCH_SPI_DIN<7>
PCH_SPI_DO<7>
PCH_SPI_CLK<7>
PCH_SPI_CS2#<7>
SPI_CLKTPM
33_0402_5%
@EMC@
RZ35
0.1U_0402_25V6
1 2
@EMC@
B B
12
CZ9
CZ4@
1 2
RZ30
1 2
RZ29
1 2
RZ26
1 2
RZ17@ 0_0402_5%
+3.3V_M_TPM+3.3V_M
+3.3V_SUS
1 2
RZ8 2.2K_0402_5%
1 2
RZ9 2.2K_0402_5%
1 2
RZ10 1M_ 0402_5%
0.1U_0402_25V6
@
CZ10
12
USH_SMBCLK
USH_SMBDAT
USH_PWR_STATE#
0.1U_0402_25V6
@
CZ11
12
USH CONN
CONN@
JUSH1
1
1
USBP6-<11> USBP6+<11>
USH_SMBCLK<36> USH_SMBDAT<36>
BCM5882_ALERT#<35>
+3.3V_SUS
+3.3V_RUN
+5V_RUN
PLTRST_USH#<9>
USH_PWR_STATE#<35>
CONTACTLESS_DET#<10,12>
+3.3V_SUS+3.3V_RUN+5V_RUN
0.1U_0402_25V6
12
@
CZ12
USH_DET#<12>
SP01001FW00 LINK DONE
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
10
11
11
12
12
13
13
14
14
15
15
16
16
17
17
18
18
19
19
20
20
21
GND1
22
GND2
E-T_6705K-Y20N-00L
Close to JUSH1
PLTRST_USH#
0.047U_0402_16V4Z
EMC@
12
CZ68
For ESD solution
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
USH & TPM
USH & TPM
USH & TPM
LA-A911P
LA-A911P
LA-A911P
27 55Wednesday, July 16, 2014
27 55Wednesday, July 16, 2014
27 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
+3.3V_LAN
1 2
1 2
0.1U_0402_10V7K
12
CL9
12
0.1U_0402_10V7K
12
CL10
TP_LAN_JTAG_TMS
TP_LAN_JTAG_TCK
LANCLK_REQ#
1 2
RL7 0_0402_5%@
0.1U_0402_10V7K
0.1U_0402_10V7K
12
CL8
CL11
+3.3V_LAN
12
12
33P_0402_50V8J
CL13
1 2
10K_0402_5%
RL5@
10K_0402_5%
RL9@
RL10@ 0_0402_5%
3
4
25MHZ_18PF_7V25000034
RL1@ 10K_0402_5%
RL2@ 10K_0402_5%
RL4 4.7K_0402_5%@
D D
PM_LANPHY_ENABLE<9,12>
+0.9V_LAN
22U_0603_6.3V6M
12
12
CL12
Note: +1.0V_LAN will work at 0.95V to 1.15V
C C
LANCLK_REQ#<7> PLTRST_LAN#<9>
CLK_PCIE_LAN<7> CLK_PCIE_LAN#<7>
PCIE_PRX_GLANTX_P3<11>
PCIE_PRX_GLANTX_N3<11>
PCIE_PTX_GLANRX_P3<11>
PCIE_PTX_GLANRX_N3<11>
SML0_SMBCLK<7>
SML0_SMBDATA<7>
LAN_WAKE#<12,36>
SMBus Device Address 0xC8
1 2
YL1
1
IN
OUT
2
GND
GND
LAN_DISABLE#_R<35>
T88@ PAD~D T89@ PAD~D
12
RL11 1M_0402_5%
1 2
12
CL1 0.1U_0402_10V7K
12
CL2 0.1U_0402_10V7K
1 2
CL5 0.1U_0402_10V7K
1 2
CL6 0.1U_0402_10V7K
33P_0402_50V8J
CL14
4
PCIE_PRX_GLANTX_P3_C
PCIE_PRX_GLANTX_N3_C
PCIE_PTX_GLANRX_P3_C
PCIE_PTX_GLANRX_N3_C
LAN_DISABLE#_R
LOM_ACTLED_YEL# LOM_SPD100LED_ORG# LOM_SPD10LED_GRN#
TP_LAN_JTAG_TDI TP_LAN_JTAG_TDO TP_LAN_JTAG_TMS TP_LAN_JTAG_TCK
XTALOXTALO_R XTALI
LAN_TEST_EN
3.01K_0402_1%
1K_0402_5%
12
12
RL13
RL12
UL1
48
CLK_REQ_N
36
PE_RST_N
44
PE_CLKP
45
PE_CLKN
38
PETp
39
PETn
41
PERp
42
PERn
28
SMB_CLK
31
SMB_DATA
2
LANWAKE_N
3
LAN_DISABLE_N
26
LED0
27
LED1
25
LED2
32
JTAG_TDI
34
JTAG_TDO
33
JTAG_TMS
35
JTAG_TCK
9
XTAL_OUT
10
XTAL_IN
30
TEST_EN
12
RBIAS
WGI218LM-QQ89-B0_QFN48_6X6~D
JTAG LED
MDI_MINUS0
MDI_MINUS1
MDI
PCIE
MDI_MINUS2
MDI_MINUS3
RSVD_VCC3P3_1
SMBUS
13
MDI_PLUS0
14
17
MDI_PLUS1
18
20
MDI_PLUS2
21
23
MDI_PLUS3
24
6
SVR_EN_N
1
5
VDD3P3_IN
4
VDD3P3_4
15
VDD3P3_15
19
VDD3P3_19
29
VDD3P3_29
47
VDD0P9_47
46
VDD0P9_46
37
VDD0P9_37
43
VDD0P9_43
11
VDD0P9_11
40
VDD0P9_40
22
VDD0P9_22
16
VDD0P9_16
8
VDD0P9_8
7
CTRL0P9
49
VSS_EPAD
Place CL3, CL4 and LL1 close to UL1
3
LAN_TX0+ LAN_TX0-
LAN_TX1+ LAN_TX1-
LAN_TX2+ LAN_TX2-
LAN_TX3+ LAN_TX3-
VCT_LAN_R1
+RSVD_VCC3P3_1
+0.9V_LAN
REGCTL_PNP10RES_BIAS
Idc_min=500mA DCR=100mohm
Layout Notice : Place bead as close UL4 as possible
1 2
RL21 2.2_0603_5%EMC@
1 2
RL22 2.2_0603_5%EMC@
1 2
RL23 2.2_0603_5%EMC@
1 2
RL24 2.2_0603_5%EMC@
1 2
RL25 2.2_0603_5%EMC@
1 2
RL26 2.2_0603_5%EMC@
1 2
RL27 2.2_0603_5%EMC@
1 2
RL28 2.2_0603_5%EMC@
RL3 0_0402_5%@ RL6 4.7K_0402_5%
+3.3V_LAN_OUT
1 2
12
12
RL8@ 0_0603_5%
1U_0603_10V6K
12
CL7
LL14.7UH_BRC2012T4R7MD_20%
12
+0.9V_LAN
0.1U_0402_10V7K
CL3
2
LAN_TX0+L LAN_TX0-L
LAN_TX1+L LAN_TX1-L
LAN_TX2+L LAN_TX2-L
LAN_TX3+L LAN_TX3-L
+3.3V_LAN
12
+3.3V_LAN
10U_0603_6.3V6M
CL4
12
+3.3V_LAN
12
LAN_TX0+L
LAN_TX0-L
LAN_TX1+L
LAN_TX1-L
LAN_TX2+L
LAN_TX2-L
LAN_TX3+L
LAN_TX3-L
DOCKED<25,26,31,35>
LOM_ACTLED_YEL# LOM_SPD100LED_ORG# LOM_SPD10LED_GRN#
LAN ANALOG SWITCH
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
12
12
CL26
CL25
CL27
UL4
2
A0+
3
A0-
6
A1+
7
A1-
9
A2+
10
A2-
11
A3+
12
A3-
13
SEL
15
LEDA0
16
LEDA1
42
LEDA2
5
PD
43
PAD_GND
PI3L720ZHEX_TQFN42_9X3P5~D
1
4
8
14
21
30
39
VDD
VDD
VDD
VDD
VDD
VDD
VDD
LEDB0 LEDB1 LEDB2
LEDC0 LEDC1 LEDC2
B0+ B0-
B1+ B1-
B2+ B2-
B3+ B3-
C0+
C0-
C1+
C1-
C2+
C2-
C3+
C3-
1
1: TO DOCK
DOCKED
0: TO RJ45
38
SW_LAN_TX0+
37
SW_LAN_TX0-
34
SW_LAN_TX1+
33
SW_LAN_TX1-
29
SW_LAN_TX2+
28
SW_LAN_TX2-
25
SW_LAN_TX3+
24
SW_LAN_TX3-
17
SW_ACTLED_YEL#
18
SW_100_ORG#
41
SW_10_GRN#
36
DOCK_LOM_TRD0+ <34>
35
DOCK_LOM_TRD0- <34>
32
DOCK_LOM_TRD1+ <34>
31
DOCK_LOM_TRD1- <34>
27
DOCK_LOM_TRD2+ <34>
26
DOCK_LOM_TRD2- <34>
23
DOCK_LOM_TRD3+ <34>
22
DOCK_LOM_TRD3- <34>
19
DOCK_LOM_ACTLED_YEL# <34>
20
DOCK_LOM_SPD100LED_ORG# <34>
40
DOCK_LOM_SPD10LED_GRN# <34>
+3.3V_WWAN_UZ2
+3.3V_LAN_UZ2
+3.3V_WWAN
12
PJP32 PAD-OPEN1x1m
@
PJP13
PAD-OPEN1x1m
12
@
CZ50
0.1U_0402_10V7K
@
1 2
CZ24 0.1U_0402_10V7K@
1 2
CZ49 470P_0402_50V7K
1 2
CZ23 470P_0402_50V7K
12
+3.3V_LAN
0.47U_0603_10V7K
0.47U_0603_10V7K
12
12
CL16
CL17
0.47U_0603_10V7K
0.47U_0603_10V7K
12
12
CL21
CL20
4
SW_LAN_TX1-
SW_LAN_TX1+
SW_LAN_TX0-
SW_LAN_TX0+
SW_LAN_TX3-
SW_LAN_TX3+
SW_LAN_TX2-
SW_LAN_TX2+
1
TD1+
2
TD1-
3
TDCT1
4
TDCT2
5
TD2+
6
TD2-
7
TD3+
8
TD3-
9
TDCT3
10
TDCT4
11
TD4+
12
TD4-
TL1
MHPC_NS692417
GND
GND CHASSIS
CHASSIS
CL22
1:1
1:1
1:1
1:1
1 2
TXCT1
TXCT2
TXCT3
TXCT4
EMC@
150P_1808_2.5KV8J
3
24
NB_LAN_TX1-
TX1+
23
NB_LAN_TX1+
TX1-
22
21 20
TX2+
19
TX2-
18
TX3+
17
TX3-
16
15 14
TX4+
13
TX4-
use 40mil trace if necessary
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
NB_LAN_TX0-
NB_LAN_TX0+
NB_LAN_TX3-
NB_LAN_TX3+
NB_LAN_TX2-
NB_LAN_TX2+
+GND_CHASSIS
Z2808
Z2806
Z2807
Z2805
12
12
12
12
RL17 75_0402_1%
RL16 75_0402_1%
RL15 75_0402_1%
RL18 75_0402_1%
LAN_ACTLED_YEL# LAN_ACTLED_YEL_R#
NB_LAN_TX3-
NB_LAN_TX3+
NB_LAN_TX1-
NB_LAN_TX2-
NB_LAN_TX2+
NB_LAN_TX1+
NB_LAN_TX0-
NB_LAN_TX0+
LED_10_GRN# LED_10_GRN_R#
LED_100_ORG# LED_100_ORG_R#
LED_10_GRN#
LED_100_ORG#
12
for EMI request
2
12
1 2
RL14 150_0402_5%
1 2
RL19 150_0402_5%
1 2
RL20 150_0402_5%
0.1U_0402_10V7K
0.1U_0402_10V7K
12
CL28
CL29
+3.3V_LAN
470P_0402_50V7K
0.1U_0402_10V7K
CL19
12
CL18
RJ45 LOM circuit
+3.3V_LAN:20mils
JLOM1
CONN@
10
Yellow LED-
9
Yellow LED+
8
PR4-
7
PR4+
6
PR2-
5
PR3-
4
PR3+
3
PR2+
2
PR1-
1
PR1+
11
Green LED-
13
Orange LED-
12
Green-Orange LED+
SANTA_130456-511
GND
GND
GND
GND
130456-511 LINK DONE
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
LAN
LAN
LAN
LA-A911P
LA-A911P
LA-A911P
1
28 55Wednesday, July 16, 2014
28 55Wednesday, July 16, 2014
28 55Wednesday, July 16, 2014
17
16
15
14
0.5
0.5
0.5
1 2
3.3V_WWAN_EN<35>
SIO_SLP_LAN#<9,36>
LOM_SPD100LED_ORG#
LOM_SPD10LED_GRN#
SW_ACTLED_YEL#
12
RL29 1M_0402_5%
SW_100_ORG#
12
RL30 1M_0402_5%
SW_10_GRN#
3.3V_WWAN_EN
+5V_ALW
DMN66D0LDW-7_SOT363-6
DMN66D0LDW-7_SOT363-6
DMN66D0LDW-7_SOT363-6
DMN66D0LDW-7_SOT363-6
+3.3V_ALW
QL1A
1
2
QL1B
5
QL2A
1
2
QL2B
5
5
1 2
3
4
5
6
APE8990GN3B_SON14_2X3
+3.3V_LAN
5
1
P
B
O
2
A
G
TC7SH08FU_SSOP5~D
3
6
LAN_ACTLED_YEL#
SYS_LED_MASK#
34
SYS_LED_MASK#
6
SYS_LED_MASK#
34
UZ2
VIN1 VIN1
ON1
VBIAS
ON2
VIN2 VIN27VOUT2
CL15@
1 2
0.1U_0402_10V7K
4
UL2
SYS_LED_MASK# <35,39>
LED_100_ORG#
LED_10_GRN#
14
VOUT1
13
VOUT1
12
CT1
11
GND
10
CT2
9
VOUT2
8
15
GPAD
WLAN_DISBL# <35>
RZ40 100K_0402_5%
B B
+3.3V_LAN
+3.3V_LAN
A A
A
B
C
D
E
+3.3V_MMI
+3.3V_MMI
CR4 close to U27.42 CR6 close to U27.23
0.1U_0402 _25V6
0.1U_0402_25V6
12
12
1 1
+1.2V_LDO
4.7U_0603 _6.3V6K
CR9
1 2
+1.2V_LDO
2 2
+3.3V_MMI
100K_0402_5%
12
RR6
+3.3V_MMI
100K_040 2_5%
12
IO_LDOSEL
RR8@
CR6
CR4
0.1U_0402 _25V6
0.1U_0402_25V6
CR13
CR10
1 2
1 2
If support RTD3 cold the AUX and MAIN power rail should be use different power rail; for RTD3 hot please keep this circuit
0.1U_0402 _25V6
4.7U_0603 _6.3V6K
CR19
CR18
1 2
1 2
1 2
PCIE_PTX_MMIRX_P1<11> PCIE_PTX_MMIRX_N1<11>
PCIE_PRX_MMITX_P1<11> PCIE_PRX_MMITX_N1<11>
1 2
RR15 10K_0402_5%
MEDIACARD_PWREN
+3.3V_MMI
4.7U_0603 _6.3V6K
CR7
1 2
1 2
0.1U_0402_25V6
0.1U_0402_25V6
CR21
CR22
1 2
CR24 0.1U_0402_10V7K
1 2 1 2
CR25 0.1U_0402_10V7K
1 2
CR26 0.1U_0402_10V7K
1 2
CR27 0.1U_0402_10V7K
0.1U_0402 _25V6
CR8
CR3 close to U27.9 CR1 CR2 close to U27.35
4.7U_0603 _6.3V6K
12
12
CR1
RR2 191_0402_1%
CLK_PCIE_MMI#<7> CLK_PCIE_MMI<7>
PLTRST_MMI#<9>
MEDIACARD_IRQ#<12>
MMICLK_REQ#<7>
0.1U_0402 _25V6
0.1U_0402_25V6
12
CR2
CR3
UR1
9
PE_33VCCAIN
27
UHSII_33VCCAIN/NC
42
SD_33VCCD
23
SD_SKT_33VIN
13
AUX _33VIN
11
MAIN_LDO_VIN
10
MAIN_LDO_12VOUT
41
CORE_12VCCD
36
UHSII_12VCCAIN/NC
31
UHSII_12VCCAIN/NC
28
UHSII_12VCCAIN/NC
1
PE_12VCCAIN
1 2
PCIE_PTX_MMIRX_P1_C PCIE_PTX_MMIRX_N1_C
PCIE_PRX_MMITX_P1_C PCIE_PRX_MMITX_N1_C
MEDIACARD_PWREN SD_REXT
IO_LDOSEL
PE_REXT
4
PE_REXT
6
PE_RXP
5
PE_RXM
7
PE_TXP
8
PE_TXM
2
PE_REFCLKM
3
PE_REFCLKP
15
PE_RST#_GATE#
14
MAIN_LDO_EN
16
DEV_WAKE#
17
CLKREQ#
18
IO0_LDOSEL
OZ777FJ2LN-B1_QFN48_6X6
OZ777FJ2LN
please routing daisy chain
1. from UR1.38 (SD_D0) -> UR1.30 (SD_RCLK_P) -> LR3.4
2. From UR1.37 (SD_D1) -> UR1.29 (SD_RCLK_N) -> LR3.1
AUX_LDO_CAP
SD_IO_LDO_CAP
SD_SKT_33VOUT
SD_SKT_18VOUT
SD_WPI SD_CD#
SD_CLK
SD_CMD
MMC_D7 MMC_D6 MMC_D5 MMC_D4
SD_D3 SD_D2 SD_D1 SD_D0
SD_RCLK_M/NC
SD_RCLK_P/NC
SD_D1P/NC SD_D1M/NC SD_D0M/NC
SD_D0P/NC
SD_REXT/NC
LED#
GND
12
+AUX_LDO
25
+SD_IO_LDO
22
24
20 21
43 45
39 40 44 46 47 48 37 38
29 30 32 33 34 35
26
19
49
+3.3V_RUN_CARD
+1.8V_RUN_CARD
SDWP SD/MMCCD#
SD/MMCCMD
SD/MMCDAT3 SD/MMCDAT3_R SD/MMCDAT2 SD/MMCDAT2_R SD/MMCDAT1 SD/MMCDAT0
SD_UHS2_D1P SD_UHS2_D1N SD_UHS2_D0N SD_UHS2_D0P
RR1 EMC@ 10_0402_5%
1 2
1 2
RR3@EMC@ 0_0402_5% RR4@EMC@ 0_0402_5%
1 2
EMI solution for SD card
1 2
RR5 4.7K_0402_1%
0.1U_0402 _25V6
4.7U_0603 _6.3V6K
CR15
CR14
1 2
1 2
1U_0402_6.3V6K
2
CR17
1
12
+1.8V_RUN_CARD+3.3V_RUN_CARD
1U_0402_ 6.3V6K
CR31
4.7U_0603_6.3V6K
12
CR34
CR31 near UR1.22 CR34 near UR1.24
SD/MMCCLKSD/MMCCLK_R
@EMC@
5P_0402_50V8C
12
CR23
EMI depop location
R231,R297,R306,R315,R333,R337 for EMI solution
3 3
@
PJP26
1 2
PAD-OPEN1x2m
+3.3V_MMI+3.3V_RUN
JSD1
CONN@
+3.3V_RUN_CARD +1.8V_RUN_CARD
1M_0402_5%
12
RR11
12
SD/MMCCMD SD/MMCCLK
SD/MMCCD#
0.1U_0402_25V6
SDWP
SD/MMCDAT0
CR35
SD/MMCDAT1 SD/MMCDAT2_R SD/MMCDAT3_R SD_UHS2_D0P SD_UHS2_D0N SD_UHS2_D1P SD_UHS2_D1N
4
VDD/VDD1
14
VDD2
2
CMD
5
CLK
18
CARD DETECT
19
WRITE PROTEC
7
DAT0/RCLK+
8
DAT1/RCLK-
9
DAT2
1
CD/DAT3
11
D0+
12
DO-
16
D1+
15
D1-
3
VSS1
6
VSS2
10
VSS3
13
VSS4 VSS517GND7
T-SOL_156-2000302608_NR
GND1 GND2 GND3 GND4 GND5 GND6
20 21 22 23 24 25 26
4 4
SP070011L00 LINK DONE
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
A
B
C
D
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Card Reader
Card Reader
Card Reader
LA-A911P
LA-A911P
LA-A911P
E
29 55Thursday, July 17, 2014
29 55Thursday, July 17, 2014
29 55Thursday, July 17, 2014
0.5
0.5
0.5
5
+3.3V_WW AN
1 2
mSATA_DEVSLP
RZ39@ 10K_0402_5%
1 2
PCIE_PTX_SATARX_N6_L1<6> PCIE_PTX_SATARX_P6_L1<6>
PCIE_PTX_SATARX_N6_L0<6> PCIE_PTX_SATARX_P6_L0<6>
0.047U_0402_16V4Z
12
12
CZ51
STATE #
14
15
WWAN_PW R_EN
0.047U_0402_16V4Z
12
CZ52
0
8
NGFF_CONFIG_3<35>
USBP7+<11> USBP7-<11>
NGFF_CONFIG_0<35> WWAN_W AKE#<35>
PCIE_PRX_SATATX_N6_L1<6> PCIE_PRX_SATATX_P6_L1<6>
1 2
CZ32 0.1U_0402_10V7K
1 2
CZ33 0.1U_0402_10V7K
PCIE_PRX_SATATX_P6_L0<6> PCIE_PRX_SATATX_N6_L0<6>
1 2
CZ58 0.1U_0402_10V7K
1 2
CZ59 0.1U_0402_10V7K
NGFF_CONFIG_1<35>
NGFF_CONFIG_2<35>
33P_0402_50V8J
33P_0402_50V8J
22U_0603_6.3V6M
12
12
CZ53
CZ55
CZ54
CONFIG_0 CONFIG_21CONFIG_3 Module Type
GND
GND
CLK_PCIE_SATA#<7> CLK_PCIE_SATA<7>
150U_6.3V_M
@
1
1
CZ56
+
+
2
2
CONFIG_1
PCIE_PTX_SATARX_N6_L1_C PCIE_PTX_SATARX_P6_L1_C
PCIE_PTX_SATARX_N6_L0_C PCIE_PTX_SATARX_P6_L0_C
150U_B2_6.3VM_R35M
@
CZ57
GND
HIGH
GND
HIGH
GND
HIGH HIGH
RZ43@ 0_0402_5%
D D
+3.3V_WW AN
C C
B B
NGFF slot B Key B
11
13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67
69
80149-4221 LINK DONE
WWAN_RADIO_DIS#<35>
HW_GPS_DISABLE2#<35>
GND
GND
GND
HIGH
HIGH
JNGFF2
1
1
3
3
5
5
7
7
9
9 11
13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67
GND
BELLW_80149-4221
CONN@
GND
GND
GNDHIGH
HIGH
HIGH
4
+3.3V_WW AN
2
2
4
4
6
6
8
8
10
10
12
12
14
14
16
16
18
18
20
20
22
22
24
24
26
26
28
28
30
30
32
32
34
34
36
36
38
38
40
40
42
42
44
44
46
46
48
48
50
50
52
52
54
54
56
56
58
58
60
60
62
62
64
64
66
66
68
GND
1 2
DZ5
RB751S40T1G_SOD523-2
1 2
DZ6
RB751S40T1G_SOD523-2
SSD-PCIE(2 lane)
HCA-PCIE(1 lane)
WWAN_PW R_EN
WWAN_RADIO_DIS#_R
WWAN_LED#
HW_GPS_DISABLE2#_R
UIM_RESET UIM_CLK UIM_DATA
PCH_PLTRST#_EC
PCIE_WAKE#
SSD-SATA
WWAN
NA
NGFF for UMA
+SIM_PWR
mSATA_DEVSLP <12>
SATACLK_REQ# <7>
WWAN_RADIO_DIS#_R
HW_GPS_DISABLE2#_R
3
WIGIG_LANE_N3<25> WIGIG_LANE_P3<25>
WIGIG_LANE_N2<25> WIGIG_LANE_P2<25>
PCIE_PTX_WLANRX_P4<11> PCIE_PTX_WLANRX_N4<11>
PCIE_PTX_WIGIGRX_P5<11> PCIE_PTX_WIGIGRX_N5<11 >
For HSW De-pop UZ11(No support Intel Wigi g)
EC_32KHZ_MEC5085<35,36>
WLAN_WIGIG60GHZ_DIS#<35>
BT_RADIO_DIS#<35>
80148-3221&80148-4221 Footprint the same
80148-3221&80148-4221 Footprint the same
80148-3221&80148-4221 Footprint the same80148-3221&80148-4221 Footprint the same
USBP2+<11> USBP2-<11>
1 2 1 2
CV145 0.1U_0 402_25V6 CV146 0.1U_0 402_25V6
1 2 1 2
CV147 0.1U_0 402_25V6 CV148 0.1U_0 402_25V6
WIGIG_HPD<25>
1 2
CZ13 0.1U_0402_10V 7K
1 2
CZ14 0.1U_0402_10V 7K
PCIE_PRX_WLANTX_P4<11> PCIE_PRX_WLANTX_N4<11>
CLK_PCIE_WLAN<7> CLK_PCIE_WLAN#<7>
WLANCLK_REQ#<7> PCIE_WAKE#<35>
1 2
CZ21 0.1U_0402_10V 7K
1 2
CZ22 0.1U_0402_10V 7K
PCIE_PRX_WIGIGTX_P5<11> PCIE_PRX_WIGIGTX_N5<11 >
CLK_PCIE_WIGIG<7> CLK_PCIE_WIGIG#<7>
+3.3V_ALW
AUX_EN_WOWL
1
B
2
A
1 2
DZ1
RB751S40T1G_SOD523-2
1 2
DZ2
RB751S40T1G_SOD523-2
WIGIG_LANE_N3_C WIGIG_LANE_P3_C
WIGIG_LANE_N2_C WIGIG_LANE_P2_C
PCIE_PTX_WLANRX_P4_C PCIE_PTX_WLANRX_N4_C
PCIE_WAKE#
PCIE_PTX_WIGIGRX_P5_C PCIE_PTX_WIGIGRX_N5_C
BDW@
5
UZ11
P
4
Y
G
TC7SH08FU_SSOP5
3
2
NGFF slot A Key A
CONN@
10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66
GND
2
2
4
4
6
6
8
8
10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66
68
+3.3V_WLAN
WIGIG_LANE_N1_C WIGIG_LANE_P1_C
WIGIG_LANE_N0_C WIGIG_LANE_P0_C
WLAN_WIGIG60GHZ_DIS#_R
WIGIG_32KHZWIGIG_32KHZ_R
+3.3V_WLAN
12
JNGFF1
1 3 5 7
9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67
69
SUSCLK<9>
RZ56 0_0402_5%@
RZ57 0_0402_5%@
WLAN_WIGIG60GHZ_DIS#_R
BT_RADIO_DIS#_R
1 3 5 7
9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67
GND
BELLW_80148-3221
1 2
1 2
Power Rating TBD
Voltage
PWR
Tolerance
Rail
+3.3V
LED control circuit
WLAN_LED#
BT_LED#
WIGIG_AUX#_C WIGIG_AUX_C
PCH_CL_RST1# <7>
PCH_CL_DATA1 <7>
PCH_CL_CLK1 <7>
WIGIG_32KHZ PCH_PLTRST#_EC BT_RADIO_DIS#_R
PCH_PLTRST#_EC
PCIE_WAKE#
0.1U_0402_25V6
CZ15@
0.047U_0402_16V4Z
12
CZ20
PCH_PLTRST#_EC <9,27,35,36>
WIGIGCLK_REQ# <7>
0.047U_0402_16V4Z
12
CZ16
1 2
Primary Power Aux Power
Peak Normal Normal
1
12
WIGIG_AUX# <25>
12
CV1500.1U_0402_25V6
WIGIG_AUX <25>
CV1490.1U_0402_25V6
12
WIGIG_LANE_N1 <25>
12
CV1520.1U_0402_25V6
WIGIG_LANE_P1 < 25>
CV1530.1U_0402_25V6
12
WIGIG_LANE_N0 <25>
12
CV1560.1U_0402_25V6
WIGIG_LANE_P0 < 25>
CV1570.1U_0402_25V6
0.1U_0402_25V6
CZ17
4.7U_0603_6.3V6K
0.1U_0402_25V6
12
CZ19
CZ18
1 2
BT_LED#
WLAN_LED#
WWAN_LED#
2
+3.3V_WLAN
1 2
100K_0402_5%
RZ14
1 2
100K_0402_5%
RZ15
5
34
QZ2B
DMN66D0LDW-7_SOT363-6
126
QZ2A
DMN66D0LDW-7_SOT363-6
100K_0402_5%
RZ37
1 2
+3.3V_WW AN+3.3V_ALW
126
QZ11A
DMN66D0LDW-7_SOT363-6
DMN66D0LDW-7_SOT363-6
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Num ber Re v
Size Document Num ber Re v
Size Document Num ber Re v
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
NGFF Card
NGFF Card
NGFF Card
LA-A911P
LA-A911P
LA-A911P
WIRELESS_LED# <35, 39>
5
34
QZ11B
30 55Wednesday, July 16, 2014
30 55Wednesday, July 16, 2014
30 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
SIM Card Push-Push
JSIM1
CONN@
1
NC
3
I/O
VPP5RST
GND7VCC
9
GND
11
GND
T-SOL_159-1201300600
T-SOL_159-1201300600 LINK DONE
T-SOL_159-1201300600 LINK DONE
T-SOL_159-1201300600 LINK DONET-SOL_159-1201300600 LINK DONE
A A
5
2
NC
4
CLK
6
8
10
GND
12
GND
UIM_RESET
UIM_CLK
UIM_DATA
For RF Team request
UIM_CLKUIM_DATA
UIM_RESET
+SIM_PWR
1U_0402_6.3V6K
12
C263
@EMC@
@EMC@
33P_0402_50V8J
12
@EMC@
33P_0402_50V8J
33P_0402_50V8J
12
12
CZ65
CZ66
CZ67
1 2
AUX_EN_WOWL
RZ38 100 K_0402_5%
AUX_EN_WOWL<35>
+5V_ALW
SUS_ON<36,42>
4
UZ3
1
VIN1
VOUT1
2
VIN1
VOUT1
3
ON1
CT1
4
VBIAS
GND
5
ON2
CT2
6
VIN2
VOUT2
VIN27VOUT2
GPAD
APE8990GN3B_SON14_2X3
14 13
12
11
10
9 8
15
+3.3V_WLAN_UZ3
+3.3V_SUS_UZ3
+3.3V_WLAN
12
PJP12 PAD-OPEN1x1m
@
1 2
CZ36 0.1U_0402_10V7K@
1 2
CZ37 470P_0402_50V7K
1 2
CZ62 470P_0402_50V7K
PJP17@
1 2
12
@
3
CZ63
0.1U_0402_10V7K
+3.3V_SUS
PAD-OPEN1x2m
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
LI1
EMC@
SW_USB3RN1
SW_USB3RP1
D D
SW_USB3TN1 USB3TN1_C
CI4 0.1U_0402_10V7K
SW_USB3TP1 USB3TP1_C
CI5 0.1U_0402_10V7K
+3.3V_SUS
4.7U_0603_6.3V6K
0.1U_0402_25V6
12
12
CI420
C C
0.1U_0402_25V6
0.1U_0402_25V6
12
12
CI419@
CI418@
USB3TP1<11> USB3TN1<11> USB3RP1<11> USB3RN1<11>
USBP0+<11>
USBP0-<11>
0.1U_0402_25V6
0.1U_0402_25V6
12
CI415
0.1U_0402_25V6
12
12
CI417@
CI414
DOCKED<25,26,28,35>
1
1
4
4
DLW21HN900HQ2L_4P
12
12
UI4
3
VDD
9
CI416
VDD
12
VDD
16
VDD
20
VDD
29
VDD
1
TX+
2
TX-
4
RX+
5
RX-
6
D+
7
D-
8
USB_ID
10
SS_SEL
32
HS_SEL
PI3USB3102ZLEX_TQFN32_6X3
2
2
3
3
LI2
EMC@
1
1
4
4
DLW21HN900HQ2L_4P
check port mapping
function
DOCKED
Dock
1
M/B
0
LI9
B B
A A
USB3TN4<11>
USB3TP4<11>
+3.3V_SUS
12
USB3RN4<11>
USB3RP4<11>
0.1U_0402_25V6
DOCKED_LIO_EN<35>
CI38
12
12
USB3TN4_C
USB3TP4_C
CI28 0.1U_0402_10V7K
CI27 0.1U_0402_10V7K
USBP3+<11>
USBP3-<11>
EMC@
1
1
4
1
4
support APR/SPR/LIO Dock
10
9 8 7 6
NX3DV221GM_XQFN10U10_2X1P55
2
4
3
DLW21HN900HQ2L_4P
LI8
EMC@
1
4
DLW21HN900HQ2L_4P
UI5
1
1D+
VCC
2
1D-
S
3
2D+
D+
4
2D-
D-
5
GND
OE#
check port mapping
DOCKED_LIO_EN
5
function
Dock
1
M/B
0
TX+A
TX-A
RX+A
RX-A
USB_IDA
TX+B
TX-B
RX+B
RX-B
USB_IDB
HGND
2
3
2
3
SW_USBP3+ SW_USBP3-
D+A
D+B
OE#
GND GND
2
3
4
USB3RN1_D- USB3RN1_D-
USB3RN1_D-
USB3RP1_D+
2
2
3
3
USB3TN1_D-
USB3TP1_D+
USB3RP1_D+ USB3RP1_D+
USB3TN1_D- USB3TN1_D-
USB3TP1_D+ USB3TP1_D+
SW_USBP0+
SW_USBP0-
PCB
31
SW_USB3TP1
30
SW_USB3TN1
27
SW_USB3RP1
26
SW_USB3RN1
19
SW_USBP0+
18
SW_USBP0-
D-A
17
25 24 23 22 15 14
D-B
13
11
21 28 33
DOCK_USB3TP1 <34> DOCK_USB3TN1 <34> DOCK_USB3RP1 <34> DOCK_USB3RN1 <34> DOCK_USBP0+ <34> DOCK_USBP0- <34>
H12 UMA
H12 Entry
H14 DSC
H14 UMA
H14D_En
H14U_En
H15 DSC
H15 UMA
H15D_En
H15U_En
USB3RN4_D-
USB3RP4_D+
USB3TN4_D-
USB3TP4_D+
DOCK_USBP3+ <34> DOCK_USBP3- <34>
USB3RN4_D- USB3RN4_D-
USB3RP4_D+ USB3RP4_D+
USB3TN4_D- USB3TN4_D-
USB3TP4_D+ USB3TP4_D+
SW_USBP3+
SW_USBP3-
3
DI1
EMC@
1
1
2
2
4
4
5
3
3
8
L05ESDL5V0NA-4_SLP2510P8-10-9
1
4
9
10
8
9
7
7
6
65
LI3
EMC@
1
2
4
3
DLW21HN900HQ2L_4P
USB2 0
USB3102
2
3
USB2 3
NX3DV221
NA
USB3102 NX3DV221
USB3102 NX3DV221
NA
NA
USB3102 NX3DV221
USB3102 NX3DV221
NA
NA
DI6
EMC@
1
1
2
2
4
4
5
3
3
8
L05ESDL5V0NA-4_SLP2510P8-10-9
LI4
1
1
4
4
DLW21HN900HQ2L_4P
EMC@
9
10
8
9
7
7
6
65
2
2
3
3
NA
NA
NA
NA
NA
USBP0_D+
USBP0_D-
USBP3_D+
USBP3_D-
+USB_LEFT_PWR
+5V_ALW
10U_0603_6.3V6M
12
100U_1206_6.3V6M
12
12
CI1
0.1U_0402_25V6
@
12
CI6
CI7
+USB_RIGHT_PWR
12
+5V_ALW
12
2
JUSB1
1
VBUS
USBP0_D­USBP0_D+
0.1U_0402_25V6
CI3
3
223
1
1
USB_PWR_EN1#<35>
100U_1206_6.3V6M
0.1U_0402_25V6
12
CI8
CI10
0.1U_0402_25V6
10U_0603_6.3V6M
@
CI12
CI11
12
USB3RN1_D­USB3RP1_D+
USB3TN1_D-
AZC199-02SPR7G_SOT23-3
USB3TP1_D+
EMC@
DI2
UI1
1
GND
2
VIN
3
VIN EN4FLG
SY6288D10CAC_MSOP8
USBP3_D­USBP3_D+
USB3RN4_D­USB3RP4_D+
USB3TN4_D­USB3TP4_D+
AZC199-02SPR7G_SOT23-3
3
EMC@
223
1
DI3
1
USB_PWR_EN2#<35>
2
D-
3
D+
4
GND
5
SSRX-
6
SSRX+
7
GND
8
SSTX-
9
SSTX+
SINGA_2UB4037-100201F
2UB4056-100301F &2UB4037-100201F
2UB4056-100301F &2UB4037-100201F
2UB4056-100301F &2UB4037-100201F2UB4056-100301F &2UB4037-100201F
Footprint the same
Footprint the same
Footprint the same Footprint the same
+USB_LEFT_PWR
8
VOUT
7
VOUT
6
VOUT
5
JUSB2
1
VBUS
2
D-
3
D+
4
GND
5
SSRX-
6
SSRX+
7
GND
8
SSTX-
9
SSTX+
SINGA_2UB4037-100201F
2UB4056-100301F &2UB4037-100201F
2UB4056-100301F &2UB4037-100201F
2UB4056-100301F &2UB4037-100201F2UB4056-100301F &2UB4037-100201F Footprint the same
Footprint the same
Footprint the same Footprint the same
UI2
1
GND
VOUT
2
VIN
VOUT
3
VIN
VOUT
EN4FLG
SY6288D10CAC_MSOP8
CONN@
10
GND
11
GND
12
GND
13
GND
USB_OC0# <11>
CONN@
GND GND GND GND
+USB_RIGHT_PWR
8 7 6 5
1
10 11 12 13
USB_OC2# <11>
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
4
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
USB3.0
USB3.0
USB3.0
LA-A911P
LA-A911P
LA-A911P
1
31 55Wednesday, July 16, 2014
31 55Wednesday, July 16, 2014
31 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
LI6
EMC@
USB3RP2<11>
1
2
0.1U_0402_25V6
CI19
USB3RN2<11>
CI13 0.1U_0402_10V7K
CI16 0.1U_0402_10V7K
12
ILIM_SEL
10K_0402_5%
12
USB3TP2_C
12
USB3TN2_C
USBP1-<11> USBP1+<11>
USB_PWR_SHR_VB US_EN<35>
USB_PWR_SHR_EN #<35,36>
D D
USB3TP2<11>
USB3TN2<11>
+5V_ALW
C C
CI19 near UI3.1
+5V_ALW
RI13
1
1
4
4
DLW21HN900HQ2L_4P
LI5
1
1
4
4
DLW21HN900HQ2L_4P
USB_OC1#<11>
ILIM_SEL
EMC@
+5V_ALW
2
2
3
3
2
2
3
3
UI3
1
IN
2
DM_OUT
3
DP_OUT
13
FAULT#
4
ILIM_SEL
5
EN
6
CTL1
7
CTL2
8
CTL3
TPS2544RTER_WQFN16_3X3
USB3RP2_D+
USB3RN2_D-
USB3TP2_D+
USB3TN2_D-
OUT
DP_IN
DM_IN
ILIM_LO
ILIM_HI
GND
GNDP
12
10 11
15 16
9
NC
14 17
+5V_USB_CHG_PWR
PS_USBP1_D+ PS_USBP1_D-
RI14
DI4
EMC@
USB3RN2_D- USB3RN2_D-
USB3RP2_D+
USB3TN2_D-
USB3TP2_D+
12
22.1K_0402_1%
1
1
2
2
4
4
5
3
3
8
L05ESDL5V0NA-4_SLP2510P8-10-9
9
10
8
9
7
7
6
65
USB3RP2_D+
USB3TN2_D-
USB3TP2_D+
PS_USBP1_D-
PS_USBP1_D+
+5V_USB_CHG_PWR
100U_1206_6.3V6M
1
CI14
2
LI7
EMC@
4
4
1
1
DLW21HN900HQ2L_4P
JUSB3
CONN@
1
VBUS
2
D-
3
D+
4
GND
5
SSRX-
6
SSRX+
7 8 9
GND
GND
GND
SSTX-
GND
SSTX+
GND
ACON_TARAQ-9R1U91
10 11 12 13
AZC199-02SPR7G_SOT23-3
EMC@
DI5
USBP1_R_D-
USBP1_R_D+
USBP1_R_D­USBP1_R_D+
USB3RN2_D­USB3RP2_D+
USB3TN2_D­USB3TP2_D+
TARAQ-9R1U91 LINK DONE
TARAQ-9R1U91 LINK DONE
TARAQ-9R1U91 LINK DONETARAQ-9R1U91 LINK DONE
0.1U_0402_25V6
1
CI17
2
3
2
3
223
1
1
3
2
B B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
USB SW
USB SW
USB SW
LA-A911P
LA-A911P
LA-A911P
32 55Wednesday, July 16, 2014
32 55Wednesday, July 16, 2014
32 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
D D
C C
4
3
2
1
NFC ON USH/B
B B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
NFC
NFC
NFC
LA-A911P
LA-A911P
LA-A911P
33 55Wednesday, July 16, 2014
33 55Wednesday, July 16, 2014
33 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
12
DPC_LANE_P0<22>
DPC_LANE_N0<22>
D D
C C
B B
DPC_LANE_P1<22>
DPC_LANE_N1<22>
DPC_LANE_P2<22>
DPC_LANE_N2<22>
DPC_LANE_P3<22>
DPC_LANE_N3<22>
DPC_DOCK_HPD
C302 0.1U_0402_10V7K
12
C295 0.1U_0402_10V7K
12
C297 0.1U_0402_10V7K
12
C299 0.1U_0402_10V7K
12
C304 0.1U_0402_10V7K
12
C306 0.1U_0402_10V7K
12
C300 0.1U_0402_10V7K
12
C301 0.1U_0402_10V7K
DPC_DOCK_HPD<22> DPB_DOCK_HPD <22>
Close to DOCK Its for Enhance ESD on dock issue.
100K_0402_5%
12
R268
DPC_LANE_P0_C DPC_LANE_N0_C
DPC_LANE_P1_C DPC_LANE_N1_C
DPC_LANE_P2_C DPC_LANE_N2_C
DPC_LANE_P3_C DPC_LANE_N3_C
0.033U_0402_16V7K
12
C310 @EMC@
+DOCK_PWR_BAR +DOCK_PWR_BAR
4
JDOCK1
1
1
3
3
5
5
7
7
9
9
11
11
13
13
15
15
17
17
19
19
21
21
23
23
25
25
27
27
29
29
31
31
33
33
35
35
37
37
39
39
41
41
43
43
45
45
47
47
49
49
51
51
53
53
55
55
57
57
59
59
61
61
63
63
65
65
67
67
69
69
71
71
73
73
75
75
77
77
79
79
81
81
83
83
85
85
87
87
89
89
91
91
93
93
95
95
97
97
99
99
101
101
103
103
105
105
107
107
109
109
111
111
113
113
115
115
117
117
119
119
121
121
123
123
125
125
127
127
129
129
131
131
133
133
135
135
137
137
139
139
141
141
143
143
145
GND1
146
PWR1
147
PWR1
148
PWR1
153
Shield_G
154
Shield_G
155
Shield_G
156
Shield_G
157
Shield_G
158
Shield_G
JAE_WD2F144W B5R400
SLICE_BAT_PRES#
0.1U_0603_50V7K
4.7U_0805_25V6-K
@
12
C33
DOCK_DET_1
DPC_CA_DET
DPC_DOCK_LANE_P0 DPC_DOCK_LANE_N0
DPC_DOCK_LANE_P1 DPC_DOCK_LANE_N1
DPC_DOCK_LANE_P2 DPC_DOCK_LANE_N2
DPC_DOCK_LANE_P3 DPC_DOCK_LANE_N3
DPC_DOCK_AUX DPC_DOCK_AUX#
BLUE_DOCK
RED_DOCK
GREEN_DOCK
2
3
L30ESD24VC3-2_SOT23-3
C317
D20
@EMC@
1
DOCK_LOM_SPD10LED_GRN#<28>
1 2
R259 33_0402_5%EMC@
1 2
R252 33_0402_5%EMC@
1 2
R253 33_0402_5%EMC@
1 2
R255 33_0402_5%EMC@
1 2
R257 33_0402_5%EMC@
1 2
R263 33_0402_5%EMC@
1 2
R265 33_0402_5%EMC@
1 2
R266 33_0402_5%EMC@
DPC_DOCK_AUX<25> DPC_DOCK_AUX#<25>
DPC_DOCK_HPD
+NBDOCK_DC_IN_SS
BLUE_DOCK<26>
RED_DOCK<26>
GREEN_DOCK<26>
HSYNC_DOCK<26> VSYNC_DOCK<26>
CLK_MSE<36> DAT_MSE<36>
DAI_BCLK#<21> DAI_LRCK#<21>
DAI_DI<21> DAI_DO#<21>
DAI_12MHZ#<21>
D_LAD0<35> D_LAD1<35>
D_LAD2<35> D_LAD3<35>
D_LFRAME#< 35>
D_CLKRUN#<35>
D_SERIRQ< 35>
D_DLDRQ1#<35>
CLK_PCI_DOCK<7>
DOCK_SMB_CLK<36>
DOCK_SMB_DAT<36>
DOCK_SMB_ALERT#<35,40>
DOCK_PSID<40>
DOCK_PWR_BTN#<36>
SLICE_BAT_PRES#<35,40,47> DOCK_DET# <35,47>
12
CONN@
3
PWR2 PWR2 PWR2 GND2
Shield_G Shield_G Shield_G Shield_G Shield_G Shield_G
2
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144
149 150 151 152
159 160 161 162 163 164
DOCK_AC_OFF
DPB_CA_DET
DPB_DOCK_LANE_P0 DPB_DOCK_LANE_N0
DPB_DOCK_LANE_P1 DPB_DOCK_LANE_N1
DPB_DOCK_LANE_P2 DPB_DOCK_LANE_N2
DPB_DOCK_LANE_P3 DPB_DOCK_LANE_N3
DPB_DOCK_AUX DPB_DOCK_AUX#
DPB_DOCK_HPD
SATA_PRX_DKTX_P0 SATA_PRX_DKTX_N0
SATA_PTX_DKRX_P0 SATA_PTX_DKRX_N0
DOCK_USBP3_D+ DOCK_USBP3_D-
DOCK_USBP0+ <31>
DOCK_DET_R#
0.1U_0603_50V7K C318
12
DOCK_AC_OFF <47> DOCK_LOM_SPD100LED_ORG# <28>
DPB_CA_DET <22,25>DPC_CA_DET<22,25>
1 2
R260 33_0402_5%EMC@
1 2
R261 33_0402_5%EMC@
1 2
R254 33_0402_5%EMC@
1 2
R256 33_0402_5%EMC@
1 2
R262 33_0402_5%EMC@
1 2
R264 33_0402_5%EMC@
1 2
R258 33_0402_5%EMC@
1 2
R267 33_0402_5%EMC@
DPB_DOCK_AUX <25> DPB_DOCK_AUX# <25>
ACAV_DOCK_SRC# <47>
DAT_DDC2_DOCK <26>
CLK_DDC2_DOCK <26>
12 12
C312 0.01U_0402_16V7K C313 0.01U_0402_16V7K
1 2 1 2
C314 0.01U_0402_16V7K C315 0.01U_0402_16V7K
DOCK_USBP0- <31>
CLK_KBD <36> DAT_KBD <36>
DOCK_USB3RN1 <31> DOCK_USB3RP1 <31>
DOCK_USB3TN1 <31>
DOCK_USB3TP1 <31>
BREATH_LED# <36,39> DOCK_LOM_ACTLED_YEL# <28>
DOCK_LOM_TRD0+ <28>
DOCK_LOM_TRD0- <28>
DOCK_LOM_TRD1+ <28>
DOCK_LOM_TRD1- <28>
+LOM_VCT
DOCK_LOM_TRD2+ <28> DOCK_LOM_TRD2- <28>
DOCK_LOM_TRD3+ <28> DOCK_LOM_TRD3- <28>
DOCK_DCIN_IS+ <46> DOCK_DCIN_IS- <46>
DOCK_POR_RST# <36>
10_0402_5%
12
R41
EMC@
DPB_LANE_P0_C DPB_LANE_N0_C
DPB_LANE_P1_C DPB_LANE_N1_C
DPB_LANE_P2_C DPB_LANE_N2_C
DPB_LANE_P3_C DPB_LANE_N3_C
EMI solution for E-Docking USB
D19
1 2
RB751S40T1G_SOD523-2
10_0402_5%
12
R6
EMC@
C294 0.1U_0402_10V7K C296 0.1U_0402_10V7K
C298 0.1U_0402_10V7K C303 0.1U_0402_10V7K
C305 0.1U_0402_10V7K C307 0.1U_0402_10V7K
C308 0.1U_0402_10V7K C309 0.1U_0402_10V7K
SATA_PRX_DKTX_P0_C <6> SATA_PRX_DKTX_N0_C <6>
SATA_PTX_DKRX_P0_C <6> SATA_PTX_DKRX_N0_C <6>
+LOM_VCT
1U_0402_6.3V6K
@
12
C316
CLK_PCI_DOCKDAI_12MHZ# DAI_BCLK#
10_0402_5%
12
R273
EMC@
12 12
12 12
12 12
12 12
2 4 6
8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98
100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144
DOCK_DET#
DPB_LANE_P0 <22>
DPB_LANE_N0 <22>
DPB_LANE_P1 <22>
DPB_LANE_N1 <22>
DPB_LANE_P2 <22>
DPB_LANE_N2 <22>
DPB_LANE_P3 <22>
DPB_LANE_N3 <22>
0.033U_0402_16V7K
12
C311
Close to DOCK Its for Enhance ESD on dock issue.
@EMC@
DOCK_USBP3+ <31> DOCK_USBP3- <31>
1 2
R272100K_040 2_5%
1
DPB_DOCK_HPD
+3.3V_ALW2
100K_0402_5%
12
R271
SP0300013A0 LINK DONE
A A
4.7P_0402_50V8C
12
C43
EMC@
4.7P_0402_50V8C
12
C42
EMC@
4.7P_0402_50V8C
12
C319
EMC@
EMI depop location
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
E-Dock
E-Dock
E-Dock
LA-A911P
LA-A911P
LA-A911P
34 55Wednesday, July 16, 2014
34 55Wednesday, July 16, 2014
34 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+3.3V_ALW
RPE9
1
8
USB_PWR_SHR_VBUS_EN
2
7 6
100K_0804_8P4R_5%
D D
C C
B B
1 2
RE5 100K_0402_5%
1 2
RE10 100K_0402_5%
1 2
RE8 100K_0402_5%
1 2
RE9 100K_0402_5%
8 7 6
100K_0804_8P4R_5%
1 2
RE11 100K_0402_5%
1 2
RE12 100K_0402_5%
1 2
RE83 100K_0402_5%@
1 2
RE21 10K_0402_5%
1 2
RE20 100K_0402_5%
Discrete
RPE4
VGA_ID
VGA_ID
3 45
1 2 3 45
USB_PWR_EN1# USB_PWR_EN2#
SLICE_BAT_PRES#
WWAN_RADIO_DIS#
WLAN_WIGIG60GHZ_DIS#
DOCK_SMB_ALERT#
NGFF_CONFIG_0 NGFF_CONFIG_1 NGFF_CONFIG_2 NGFF_CONFIG_3
BT_RADIO_DIS#
PROCHOT_GATE
SYS_LED_MASK#
LCD_TST
+3.3V_ALW
1 2
RE84100K_0402_5%
1 2
RE85100K_0402_5%@
VGA_ID0
0
1UMA
USB_PWR_SHR_EN# <32,36>
DOCKED_LIO_EN<31>
LAN_DISABLE#_R<28>
DOCK_SMB_ALERT#<34,40>
USB_PWR_EN2#<31>
EN_I2S_NB_CODEC#<21>
USH_PWR_STATE#<27> EN_DOCK_PWR_BAR<47> HW_GPS_DISABLE2#<30>
PANEL_BKEN_EC<23>
3.3V_WWAN_EN<28>
LCD_VCC_TEST_EN<23>
WWAN_WAKE#<30> AUD_HP_NB_SENSE<21> USB_PWR_EN1#<31>
SLICE_BAT_PRES#<34,40,47>
WLAN_WIGIG60GHZ_DIS#<30>
SYS_LED_MASK#<28,39>
WIRELESS_LED#<30,39>
USB_PWR_SHR_VBUS_EN<32>
BT_RADIO_DIS#<30> WWAN_RADIO_DIS#<30>
SIO_SLP_WLAN#<9>
T96@ PAD~D
LCD_TST<23>
PSID_DISABLE#<40>
DOCKED<25,26,28,31>
DOCK_DET#<34,47>
AUD_NB_MUTE#<21>
SLICE_BAT_ON<47>
T97@ PAD~D T99@ PAD~D
EC5048_TX<36>
T98@ PAD~D
BCM5882_ALERT#<27>
PROCHOT_GATE LID_CL_SIO# DOCK_SMB_ALERT# TOUCH_SCREEN_PD#
USB_PWR_EN2#
HW_GPS_DISABLE2#HW_GPS_DISABLE2#
LCD_TST
WWAN_WAKE#
USB_PWR_EN1#
SLICE_BAT_ON SLICE_BAT_PRES# EXPRESS_DET# SMART_DET#
WLAN_WIGIG60GHZ_DIS#
USB_DB_DET#
VGA_ID
SYS_LED_MASK#
USB_PWR_SHR_VBUS_EN
BT_RADIO_DIS# WWAN_RADIO_DIS#
+3.3V_ALW +3.3V_ALW_UE1
12
B52 A49 B53 A50 B54 A51 B55 A52
A33 B36 A34 B37 A35 B38 A36 A37 B40 A38 B41 A39 B42 A40 B43 A41 B44
B32 A31 B33 B15 A15 B16 A16
A1 B2 A2 B3
A3 B45 A42
B4
A59 B62 A58 B61 A56 B59 A55 B58
B47 A45 B48 A46 B49 A47 B50 A48
B13 A13 A53 B57 B14 A14 B17 B18
1 2
10U_0603 _6.3V6M
PAD-OPEN1x1m
CE1
UE1
GPIOA0 GPIOA1 GPIOA2 GPIOA3 GPIOA4 GPIOA5 GPIOA6 GPIOA7
GPIOB0 GPIOB1 GPOC2 GPOC3 GPOC4 GPOC5 GPOC6/TACH4 GPIOC7 GPIOD0 GPIOC1 GPIOC0 GPIOB7 GPIOB6 GPIOB5 GPIOB4 GPIOB3 GPIOB2
GPIOD1 GPIOD2 GPIOD3 GPIOD4 GPIOD5 GPIOD6 GPIOD7
GPIOE0/RXD GPIOE1/TXD GPIOE2/RTS# GPIOE3/DSR# GPIOE4/CTS# GPIOE5/DTR# GPIOE6/RI# GPIOE7/DCD#
GPIOF0 GPIOF1 GPIOF2 GPIOF3/TACH8 GPIOF4/TACH7 GPIOF5 GPIOF6 GPIOF7
GPIOG0/TACH5 GPIOG1 GPIOG2 GPIOG3 GPIOG4 GPIOG5 GPIOG6 GPIOG7/TACH6
GPIOH0 GPIOH1 SYSOPT1/GPIOH2 SYSOPT0/GPIOH3 GPIOH4 GPIOH5 GPIOH6 GPIOH7
PJP14
B5
A17
B30
A43
A54
VCC1
VCC1
VCC1
VCC1
VCC1
ECE5048-LZY_DQFN132_11X11~D
0.1U_0402 _25V6
12
12
CE2
GPIOI0 GPIOI1
GPIOI2/TACH0
GPIOI3 GPIOI4 GPIOI5 GPIOI6 GPIOI7
GPIOJ0 GPIOJ1/TACH1 GPIOJ2/TACH2
GPIOJ3
GPIOJ4
GPIOJ5
GPIOJ6
GPIOJ7
GPIOK0
GPIOK1/TACH3
GPIOK2 GPIOK3 GPIOK4 GPIOK5 GPIOK6 GPIOK7
GPIOL0/PWM7 GPIOL1/PWM8 GPIOL2/PWM0 GPIOL3/PWM1 GPIOL4/PWM3 GPIOL5/PWM2
GPIOL6 GPIOL7/PWM5
GPIOM1 GPIOM3/PWM4 GPIOM4/PWM6
LAD0 LAD1 LAD2 LAD3
LFRAME#
LRESET#
PCICLK
CLKRUN#
LDRQ1#
SER_IRQ
14.318MHZ/GPIOM0 CLK32/GPIOM2
DLAD0 DLAD1 DLAD2
DLAD3 DLFRAME# DCLKRUN#
DLDRQ1#
DSER_IRQ
BC_INT#
BC_DAT BC_CLK
PWRGD
OUT65
TEST_PIN
CAP_LDO
DB Version 0.4
12
RE3510K_0402_5%
12
RE27610K_0402_5%
8 7 6
1 2
12
12
+3.3V_ALW
+3.3V_RUN
PCIE_WAKE# <30>
PCH_PCIE_WAKE# <9,36>
RE2740_0402_5% @
LID_CL# <39>
0.1U_0402 _25V6
0.1U_0402 _10V7K
12
CE3
CE4
A23 B63 A60 A61 B65 A62 B66 A63
B67 A64 A5 B6 A6 B7 A7 B8
A8 B9 B10
PCIE_WAKE#_R
A10 B11 A11 B12
NGFF_CONFIG_0
A12
B60 A57 B64 B68 A9 B1 A18
NGFF_CONFIG_1
A44
NGFF_CONFIG_2
B34
NGFF_CONFIG_3
B39 B51
A27 A26 B26 B25 A21 B22 A28
CLK_PCI_SIO
B20
CLKRUN#
A22
LPC_LDRQ1#
B21 A32 B35
B29 B28 A25 A24 B23 A19
D_CLKRUN#
B24
D_DLDRQ1#
A20
D_SERIRQ
A29 B31 A30
A4
RUNPWROK
B56
B19
RE24 10K_0402_5%
B46
+CAP_LDO
B27
VSS
C1
EP
0.1U_0402 _25V6
12
CE5
1 2
0.1U_0402 _25V6
12
CE6
SATA2_PCIE6_L1 <6>
DOCK_AC_OFF_EC <47>
AUX_EN_WOWL <30>
GPIO_PSID_SELECT <40>
DOCK_HP_DET <21> DOCK_MIC_DET <21>
MASK_SATA_LED# <39>
LED_SATA_DIAG_OUT# <39>
NGFF_CONFIG_0 <30>
WLAN_DISBL# <28>
NGFF_CONFIG_1 <30> NGFF_CONFIG_2 <30>
NGFF_CONFIG_3 <30>
DIS_BAT_PROCHOT# <47>
LPC_LAD0 <7,36> LPC_LAD1 <7,36> LPC_LAD2 <7,36> LPC_LAD3 <7,36>
LPC_LFRAME# <7,36>
PCH_PLTRST#_EC <9,27,30,36> CLK_PCI_SIO <7>
CLKRUN# <9,12,36>
IRQ_SERIRQ <12,36>
EC_32KHZ_MEC5085 <30,36>
D_LAD0 <34> D_LAD1 <34> D_LAD2 <34> D_LAD3 <34>
D_LFRAME# <34>
D_CLKRUN# <34> D_DLDRQ1# <34> D_SERIRQ <34>
BC_INT#_ECE5048 <36>
BC_DAT_ECE5048 <36>
BC_CLK_ECE5048 <36>
RUNPWROK <9,36>
4.7U_0603 _6.3V6K
12
CE7
+CAP_LDO trace width 20 mils
CLK_PCI_SIO
PCIE_WAKE#_R
RE275@ 0_0402_5%
Stuff RE275 and no stuff RE274 keep E5 design Stuff RE274 and no stuff RE275 to save two GPIOs on EC(PCH_PCIE_WAKE# should be output with OD)
33_0402_ 5%
12
RE27@EMC@
LID_CL_SIO#
PCIE_WAKE#_R
WWAN_WAKE#
LPC_LDRQ1# D_DLDRQ1# D_SERIRQ D_CLKRUN#
12
SLICE_BAT_ON
RE17 100K_0402_5%
+3.3V_ALW
100K_040 2_5%
12
RE25
0.047U_04 02_16V4Z
12
CE8
RPE8
1 2 3 4 5
100K_0804_8P4R_5%
RE26 10_0402_5%
33P_0402 _50V8J
12
CE9@EMC@
A A
EMI depop location
EMI depop location
EMI depop locationEMI depop location
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
ECE5048
ECE5048
ECE5048
LA-A911P
LA-A911P
LA-A911P
1
35 55Wednesday, July 16, 2014
35 55Wednesday, July 16, 2014
35 55Wednesday, July 16, 2014
0.5
0.5
0.5
BC_DAT_ECE5048
PBAT_SMBDAT
PBAT_SMBCLK
FAN1_PWM
FAN1_TACH
EN_INVPWR
RESET_OUT#
CLK_KBD DAT_KBD CLK_MSE DAT_MSE
RUN_ON SUS_ON A_ON PCH_ALW_ON
MSDATA
DOCK_POR_RST#
+3.3V_ALW
1U_0402_6.3V6K
12
CE30
MSCLK MSDATA
+3.3V_RUN
CONN@
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
10
100K_0402_5%
12
RE63
JTAG_RST#
100_0402_1%
12
RE65@
+3.3V_ALW_DEG
LPC_LFRAME#
PCH_PLTRST#_EC
5
LPC_LAD0 LPC_LAD1 LPC_LAD2 LPC_LAD3
5
+3.3V_ALW
49.9_0402_1%
12
RE71
123
CLK_PCI_LPDEBUG <7>
10K_8P4R_5%
678
RPE7
4 5
SUS_ON<30,42>
MEC_XTAL1
22P_0402_50V8J
12
+3.3V_ALW
JTAG_TDI JTAG_TMS JTAG_CLK JTAG_TDO
Pin8 5075_TXD f or EC Debug pin9 5048_TXD f or SBIOS debug
1 2
RE282@ 0_0 402_5%
1 2
SUS_ON
RE281 0_0402_5%@
32 KHz Clock
1 2
YE1
32.768KHZ_12 .5PF_Q13FC1 35000040
CE28
100K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
12
12
12
12
RE73
RE74
RE75@
RE72
HOST_DEBUG_TX
+3.3V_ALW +3.3V_ALW_UE2
1 2
10U_0603_6.3V6M
PAD-OPEN1x1m
12
CE21
SIO_SLP_S4#
SUS_ON_EC
MEC_XTAL2
22P_0402_50V8J
12
CE29
+3.3V_ALW
1 2
RE36 100K_040 2_5%
1 2
RE37 2.2K_0402 _5%
1 2
RE43 2.2K_0402 _5%
D D
+3.3V_RUN
1 2
RE48 10K_0402_5%
1 2
RE51 10K_0402_5%
1 2
RE55 100K_0402_5%
1 2
RE56 10K_0402_5%
+5V_RUN
RPE2
1
8
2
7
3
6
4 5
4.7K_8P4R_ 5%
RPE10
1
8
2
7
3456
100K_0804 _8P4R_5%
1 2
RE86 10K _0402_5%
1 2
RE277 100 K_0402_5%
C C
B B
A A
1
JTAG1 @
@SHORT PADS~D
2
11 12
HB_A531015-SCHR21
1
2
CONN@
JDEG1
1 2 3 4 5 6
G1
7
G2
8 9
10
11
G1
12
G2
HB_A531015-SCHR21
1 2 3 4 5 6 7 8 9 10
JLPDE1
+RTC_CELL
+3.3V_ALW_UE2
+3.3V_ALW_UE2
PJP15
12
for no-dock : A43 use BC_CLK_ECE1099 for no-dock : B45 use BC_DAT_ECE1099 for no-dock : A42 use BC_INT#_ECE1099
EC5048_TX <35>
4
1 2
RE32@ 0_0402_5%
0.1U_0402_25V6
0.1U_0402_25V6
@
12
12
CE16
CE17
for no-dock : A38 use LCD_TST for no-dock : B41 use Free for no-dock : A39 use SLP_ME_CSW_DEV# for no-dock :B42 use Free
for no-dock : A21 use LID_CL_SIO#
trace width 20 mils trace width 20 mils
CLK_PCI_MEC
@EMC@
10_0402_5%
12
RE66
@EMC@
4.7P_0402_50V8C
12
CE34
Place close pin A29
0.1U_0402_25V6
12
CE11
0.1U_0402_25V6
12
12
CE13
0.1U_0402_25V6
12
12
CE20
0.1U_0402_25V6
CE22
EMI depop locat ion
*
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
12
12
12
CE19
CE18
CE23
SML1_SMBDATA<7> SML1_SMBCLK<7>
CLK_TP_SIO<37> DAT_TP_SIO<37>
CLK_KBD<34> DAT_KBD<34> CLK_MSE<34> DAT_MSE<34>
PBAT_SMBDAT<40>
PBAT_SMBCLK<40>
DOCK_POR_RST#<34> DOCK_SMB_CLK <34>
PS_ID<40> SUSACK#<9,12>
BIA_PWM_EC<23>
BC_CLK_ECE5048<35>
BC_DAT_ECE5048<35>
BC_INT#_ECE5048<35>
ACAV_IN_NB<46,47> SIO_SLP_S5#<9> BEEP<21> BC_CLK_ECE1117<37>
BC_DAT_ECE1117<37>
BC_INT#_ECE1117<37>
SIO_EXT_SMI#<12>
SIO_RCIN#<12 >
IRQ_SERIRQ<12,35 >
PCH_PLTRST#_EC<9,27,30,35>
CLK_PCI_MEC<7>
LPC_LFRAME#<7,35>
LPC_LAD0<7,35> LPC_LAD1<7,35> LPC_LAD2<7,35> LPC_LAD3<7,35> CLKRUN#<9,12,35> SIO_EXT_SCI#<12>
MEC_XTAL2 MEC_XTAL2_R
RE61@ 0_0402_5%
RE79 CE40
240K 4700p 130K 4700p
4700p
33K
1K
4700p
BOARD_ID rise time is measured from 5%~68%.
4
+RTC_CELL_VBAT
1U_0402_6.3V6K
CE14
1U_0402_6.3V6K
CE15
12
REV
X00 X01 X02 A00
SML1_SMBDATA SML1_SMBCLK CLK_TP_SIO DAT_TP_SIO
PBAT_SMBDAT PBAT_SMBCLK
JTAG_TDI JTAG_TDO JTAG_CLK JTAG_TMS JTAG_RST#
FAN1_TACH
SUS_ON_EC
BIA_PWM_EC FAN1_PWM
BC_CLK_ECE5048 BC_DAT_ECE5048 BC_INT#_ECE5048
SIO_SLP_S5#
BC_CLK_ECE1117 BC_DAT_ECE1117 BC_INT#_ECE1117
SIO_EXT_SMI# SIO_RCIN# IRQ_SERIRQ PCH_PLTRST#_EC CLK_PCI_MEC LPC_LFRAME# LPC_LAD0 LPC_LAD1 LPC_LAD2 LPC_LAD3 CLKRUN# SIO_EXT_SCI#
MEC_XTAL1
UE2
B64
VBAT
A22
H_VTR
A58
VTR_ADC
B3
VTR
A11
VTR
A26
VTR
B35
VTR
A41
VTR
A52
VTR
A5
GPIO007/I2C1D_DATA/PS2_CLK0B/I2C3A_DATA
B6
GPIO010/I2C1D_CLK/PS2_DAT0B/I2C3A_CLK/GANG_DATA0
A37
GPIO110/PS2_CLK2/GPTP-IN6
B40
GPIO111/PS2_DAT2/GPTP-OUT6
A38
GPIO112/PS2_CLK1A
B41
GPIO113/PS2_DAT1A
A39
GPIO114/PS2_CLK0A
B42
GPIO115/PS2_DAT0A
B59
GPIO154/I2C1C_DATA/PS2_CLK1B/GANG_DATA5
A56
GPIO155/I2C1C_CLK/PS2_DAT1B/GANG_DATA6
A51
GPIO145/I2C1K_DATA/JTAG_TDI
B55
GPIO146/I2C1K_CLK/JTAG_TDO
B56
GPIO147/I2C1J_DATA/I2C2C_DATA/JTAG_CLK
A53
GPIO150/I2C1J_CLK/I2C2C_CLK/JTAG_TMS
B47
JTAG_RST#
B22
GPIO050/FAN_TACH1/GTACH0/GANG_START
A21
GPIO051/FAN_TACH2/GANG _MODE
B23
GPIO052/FAN_TACH3/GTACH1/GANG_ERROR
B24
GPIO053/PWM0
A23
GPIO054/PWM1/GPWM1
B25
GPIO055/PWM2
A24
GPIO056/PWM3/GPWM0
A43
GPIO123/BCM_A_CLK
B45
GPIO122/BCM_A_DAT
A42
GPIO121/BCM_A_INT#
B20
GPIO032/BCM_E_CLK
A18
GPIO031/GPTP-OUT2/BCM_E_DAT
B19
GPIO030/GPTP-IN2/BCM_E_INT#/GANG_DATA7
A20
GPIO047/LSBCM_D_CLK
B21
GPIO046/LSBCM_D_DAT/GANG_STROBE
A19
GPIO045/LSBCM_D_INT#
A6
GPIO011/nSMI
A27
GPIO061/LPCPD#
A28
SER_IRQ
B30
LRESET#
A29
PCI_CLK
B31
LFRAME#
A30
LAD0
B32
LAD1
A31
LAD2
B33
LAD3
A32
CLKRUN#
A33
GPIO100/NEC_SCI
A61
XTAL1
A62
XTAL2
15mil
RUN_ON<36,38>
+3.3V_ALW
12
RE79 1K_0402_5 %
BOARD_ID
FWP#
4700P_0402_25V7K
12
CE40
3
+RTC_CELL
100K_0402_5%
12
RE31
POWER_SW_IN#
AGND
VSS
VSS_ADC
VR_CAP
B66
B11
B60
B12
+VR_CAP
12
1 2
RE33 10K_04 02_5%
1U_0402_6.3V6K
12
CE12
GPIO120/UART_TX/V2P_COUT_HI1
GPIO124/GPTP-OUT5/UART_RX/V2P_COUT_LO1
GPIO116/MSDATA/V2P_COUT_LO/TAP_SEL_STRAP
GPIO117/MSCLK/V2P_COUT_HI
GPIO001/ECSPI_CS1/32KHZ_OUT
GPIO125/GPTP-IN5/PECI_REQUEST#/GANG_BUSY
GPIO151/GPTP-IN4/GANG_DATA2
GPIO005/I2C1B_DATA/BCM_B_DAT
GPIO006/I2C1B_CLK/BCM_B_CLK
GPIO012/I2C1H_DATA/I2C2D_DATA
GPIO013/I2C1H_CLK/I2C2D_CLK/GANG_DATA3
GPIO130/I2C2A_DATA/BCM_C_DAT
GPIO131/I2C2A_CLK/BCM_C_CLK
GPIO141/I2C1F_DATA/I2C2B_DATA
GPIO142/I2C1F_CLK/I2C2B_CLK
VSS_RO
H_VSS
EP
C1
B54
B18
4.7U_0603_6.3V6K
CE31
ESR <2ohms
+3.3V_ALW
100K_0402_5%
12
RUNPWROK
RE68
5
RUN_ON#
DMN66D0LDW-7_SOT363-6
6
QE2A
2
1
+3.3V_ALW
10K_0402_5%
12
RE81
21.2
10K_0402_5%
RE82@
1 2
3
1 2
1U_0402_6.3 V6K
GPIO021/RC_ID1 GPIO020/RC_ID2
GPIO014/GPTP-IN7/RC_ID3
GPIO025/UART_CLK
VCC_PWRGD
GPIO060/KBRST/BCM_B_INT#
GPIO101/ECGP_SCLK GPIO103/ECGP_MISO GPIO105/ECGP_MOSI
GPIO102/BCM_C_INT#
GPIO104/SLP_S0#
GPIO106
GPIO127/A20M
GPIO156/LED1/GANG_DATA1
GPIO157/LED0
GPIO153/LED2/GANG_DATA4
GPIO027/GPTP-OUT1
GPIO026/GPTP-IN1
GPIO015/GPTP-OUT7
GPIO016/GPTP-IN8
GPIO017/GPTP-OUT8
GPIO107/NRESET_OUT
GPIO152/GPTP-OUT4
GPIO003/I2C1A_DATA
GPIO004/I2C1A_CLK
GPIO132/I2C1G_DATA
GPIO140/I2C1G_CLK
GPIO143/I2C1E_DATA
GPIO144/I2C1E_CLK
SYSPWR_PRES
VCI_OVRD_IN
VCI_OUT VCI_IN0# VCI_IN1# VCI_IN2# VCI_IN3#
VREF_PECI
PECI_DAT
DN1_DP1A/THERM DP1_DN1A/VREF_T
DN2_DP2A DP2_DN2A DN3_DP3A DP3_DN3A DN4_DP4A DP4_DN4A
THERMTRIP2# GPIO002/THERMTRIP3# GPIO024/THSEL_STRAP
PROCHOT_IN#/PROCHOT_IO#
V_ISYS0 V_ISYS1
MEC5085-LZY_DQFN132_11X11
+3.3V_RUN
10K_0402_5%
12
RE67
DMN66D0LDW-7_SOT363-6
34
QE2B
CE10@
POWER_SW#_MB <9,39>
A10 B10
BOARD_ID
B8 B27
LAN_WAKE#
B44
HOST_DEBUG_TX
B46 B26
RUNPWROK
A25
EN_INVPWR
B36 B37 B38 A34
PCH_ALW_ON
A35
SIO_SLP_S3#
A36
PCH_DPWROK
A40
MSDATA
B43
MSCLK
A45
PCH_RSMRST#
B65
FWP#
nFWP
B57 B1 A55 A1
ALW_PWRGD_3V_5V_EC
B28 B2 A8 B9
RUN_ON_EC
A9
PM_APWROK
B39
RESET_OUT#
A44
PCH_PCIE_WAKE#
A54
AC_PRESENT
B58
SIO_PWRBTN#
A3
DOCK_SMB_DAT DOCK_SMB_DAT
B4
DOCK_SMB_CLK DOCK_SMB_CLK
A4
A_ON
B5 B7 A7 B48
GPU_SMBDAT
B49
GPU_SMBCLK
A47
CHARGER_SMBDAT
B50
CHARGER_SMBCLK
B52 A49 B53
USH_SMBDAT
A50
USH_SMBCLK
A59
B62
BGP0
A64
ACAV_IN
A60
ALWON
B67
POWER_SW_IN#
A63
DOCK_PWR_SW#
B63
VCI_IN2#
B68
POA_WAKE#
B51
+PECI_VREF
A48
PECI_EC_RPECI_EC_R
B13
REM_DIODE1_N
A13
REM_DIODE1_P
B14
REM_DIODE2_N
A14
REM_DIODE2_P
A15 B16 A16
REM_DIODE4_N
B17
REM_DIODE4_P
B15
VIN
A17
VSET_5085
VSET
A12
VCP
B34
THERMATRIP2#
A2
THERMATRIP3#
B29
THSEL_STRAP
A46
H_PROCHOT#
B61
1 2
A57
RE64 4 .7K_0402_5 %
AC_DIS <40,47>
mCARD_PCIE#_SATA <6>
LAN_WAKE# <12,28>
ME_FWP_EC <6> RUNPWROK <9,35> EN_INVPWR <23>
SIO_SLP_S4# <9>
SIO_SLP_LAN# <9,28>
USB_PWR_SHR_EN# <32,35> PCH_ALW_ON <38> SIO_SLP_S3# <9> PCH_DPWROK <9>
PCH_RSMRST# <37>
BREATH_LED# <34,39>
BAT1_LED# <39 >
BAT2_LED# <39 >
SIO_SLP_A# <9>
EC_32KHZ_MEC5085 <30,35>
ME_SUS_PWR_ACK <9>
PM_APWROK <9>
RESET_OUT# <9, 15>
AC_PRESENT <9>
SIO_PWRBTN# <9>
A_ON <38>
SIO_EXT_WAKE# <12>
SYS_PWROK <9>
ENVDD_PCH <10,23>
SIO_SLP_SUS# <9>
PBAT_PRES# <40,46,47>
ACAV_IN <46,47> ALWON <41>
1 2
RE60 43_0402_5 %
1 2
CE24 220 0P_0402_ 50V7K
1 2
CE26 220 0P_0402_ 50V7K
1 2
CE27 220 0P_0402_ 50V7K
C283, C285, C286, C287 Place near U38
I_ADP <46>
Setting for Thermal Design
Setting for Thermal Design
Setting for Thermal DesignSetting for Thermal Design
Thermal diode mapping
5085 Channel
Place under CPU Place C266 close to the Q11 as possible
100P_0402_50V8J
CE35@
1 2
DP2/DN2 for SODIMM on QE5, place QE5 close to SODIMM and CE37 close to QE5
DN2a/DP2a for WiGig on QE7, place QE7 close to WiGig and CE46 close to QE7
100P_0402_50V8J
12
CE46@
DP4/DN4 for Skin on QE6, place QE6 close to Vcore VR choke.
100P_0402_50V8J
@
CE39
1 2
2
+RTC_CELL
100K_0402_5%
12
DOCK_PWR_SW#
PCH_PCIE_WAKE# <9,35>
DOCK_SMB_DAT <34>
CHARGER_SMBDAT <46>
CHARGER_SMBCLK <46>
USH_SMBDAT <27>
USH_SMBCLK <27>
12
H_PROCHOT# <9,45,46> I_BATT <46> I_SYS <46>
RE62
1 2
RE42 10K_ 0402_5%
1U_0402_6.3V6K
12
CE45
for no-dock : B2 use Free
1 2
RE57 1K_040 2_5%
100K_0402_5%
RE58
PECI_EC <9>
CE44@
1 2
1U_0402_6.3 V6K
DOCK_PWR_BTN# <34>
SIO_SLP_S3#
RUN_ON_EC
ALW_PWRGD_3V_5V_EC
+3.3V_ALW2
RE59 close to UE2 at least 250mils
1 2
RE59 0_0 402_5%@
0.1U_0402_25V6
CE25
12
1 2
RE280 0_0402_5%
@
1 2
RE279@ 0_0 402_5%
1 2
RE283 0_0402_5%
@
+1.05V_RUN
Location
DP1/DN1
CPU
DP2/DN2
DIMM
WIGIGDN2a/DP2a
V.R
DP4/DN4
2
B
QE3
MMBT3904WT1G_SC70-3~D
100P_0402_50V8J
B
2
2
B
QE6
2
REM_DIODE1_P
REM_DIODE1_N
12
CE37@
REM_DIODE4_P
REM_DIODE4_N
C
E
3 1
MMBT3904WT1G_SC70-3~D
C
E
3 1
MMBT3904WT1G_SC70-3~D
E
31
C
QE7
C
E
3 1
MMBT3904WT1G_SC70-3~D
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
SP02000TS00 LINK DONE
REM_DIODE2_P
2
B
QE5
REM_DIODE2_N
0.1U_0402_25V6
1.58K_0402_1%
12
12
CE38
Rest=1.58K , Tp=96 degree
+1.05V_RUN
H_THERMTRIP#<12>
VSET_5085
RE77
1
RUN_ON <36,38>
ALW_PWRGD_3V_5V <37,41>
RPE3
1 2
GPU_SMBDAT GPU_SMBCLK
BC_DAT_ECE1117
POA_WAKE# VCI_IN2#
THERMATRIP3# CHARGER_SMBDAT CHARGER_SMBCLK
PCH_RSMRST#
CONN@
JFAN1
1 2 3 4
GND1 GND2
ACES_50271-00 40N-001
3 4 5
2.2K_0804_ 8P4R_5%
1 2 3 4 5
100K_0804 _8P4R_5%
1 2 3 4 5
10K_8P4R_5 %
1 2
RE88 47K _0402_5%
refer HBR_SDS_schematic_rev0.7
1 2
FAN1_PWM
3
FAN1_TACH
4
10U_0603_6.3V6M
5 6
12
CE32
RPE5
RPE6
12
reserve for DC fan
+3.3V_ALW
8.2K_0402_5%
12
RE69
MMBT3904WT1G_SC70-3~D
C
1 2
RE70 2.2 K_0402_5%
2
QE4
B
E
3 1
1 2
THSEL_STRAP
RE78 1K_0402_5%
Channel 1 Thermal Monitoring Interface Strap Option
Thermistor Readings
HIGH
Diode Readings
LOW
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
+3.3V_ALW
+3.3V_RUN
8 7 6
+3.3V_ALW
8
+RTC_CELL 7 6
+3.3V_ALW
8 7 6
RB751S40T1G_SOD523-2
+5V_RUN
@
DE1
THERMATRIP2#
0.1U_0402_25V6
CE36
12
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
MEC5075
MEC5075
MEC5075
LA-A911P
LA-A911P
LA-A911P
36 55Wednesday, July 16, 2014
36 55Wednesday, July 16, 2014
36 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
D D
4
3
2
1
Touch Pad
+3.3V_RUN +3.3V_TP
PJP16
1 2
PAD-OPEN1x1m
DAT_TP_SIO<36> BC_CLK_ECE1117<36>
CLK_TP_SIO<36>
C C
+3.3V_TP
4.7K_0402_5%
12
12
4.7K_0402_5%
12
RZ18
RZ19
DAT_TP_SIO
CLK_TP_SIO
10P_0402_50V8J
10P_0402_50V8J
12
CZ30@EMC@
CZ31@EMC@
EMI depop location
RSMRST circuit
+5V_ALW
@
33_0402_5%
12
RZ21
@
UZ5
1
VCC
RESET#
2
GND
RT9818A-44GU3_SC70-3
ALW_PWRGD_3V_ 5V<36,41>
3
12
+5V_ALW_UZ5
0.01U_0402_16V7K
@
CZ35
B B
RSMRST#
+3.3V_ALW
@
10K_0402_5%
12
RZ22
RZ51@ 0_0402_5%
PCH_RSMRST#<36>
1 2
+3.3V_ALW
1
B
2
A
5
P
G
3
CZ34@
1 2
0.1U_0402_25V6
4
O
UZ6
TC7SH08FU_SSOP5~D
PCH_RSMRST#_Q <9>
Keyboard
@eDP Cable
Part Number
DC02C007A00 H-CONN SET 13M MB-EDP
@eDP Cable w camera
Part Number
DC02C007900 H-CONN SET 13M MB-EDP-CAMERA
@eDP TS Cable w camera
Part Number
DC02C007B00 H-CONN SET 13M MB-EDP-CAMERA-TS
@SATA Cable-Spindle HDD
Part Number
DC02C007800 H-CONN SET 13M MB-SPINDLE HDD
@SATA Cable-mSATA
Part Number
DC02C007700 H-CONN SET 13M MB-MSATA HDD
@DC-IN Cable
Part Number
DC30100MF00 CONN SET 0VN DCJACK-MB 2DW1003-038110F
@RTC BATT
Part Number
DC30100MF00 CONN SET 0VN DCJACK-MB 2DW1003-038110F
@FAN
Part Number Description
DC28A000800
KB_DET#<12>
+5V_RUN
+3.3V_ALW
BC_INT#_ECE1117< 36>
BC_DAT_ECE1117<36>
+3.3V_TP
FAN SET DAQ20 DC5V AB7405HB-HB3 ADDA
DAT_TP_SIO
CLK_TP_SIO
SP01001L900 LINK DONE
SP01001L900 LINK DONE
SP01001L900 LINK DONESP01001L900 LINK DONE
Description
Description
Description
Description
Description
Description
Description
CONN@
JKBTP1
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
10
11
11
12
12
13
13
14
14
15
15
16
16
17
GND1
18
GND2
E-T_6705K-Y16N-00L
+5V_RUN+3.3V_ALW+3.3V_TP
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
12
12
12
CZ27@
CZ29@
CZ28@
Place close to JKBTP1
@KBTP FFC
Part Number
NBX0001JH00 FFC 16P G P0.5 PAD=0.3 66.5MM MB-TP 13M
@Audio Board FFC
Part Number
NBX0001JP00 FFC 12P F P.5 PAD=.35 26.85MM MB-AUDIO/B
@USH Board FFC
Part Number
NBX0001JF00 FFC 26P G P0.5 PAD=0.3 58MM MB-USH/B 13M
@LED Board FFC
Part Number
NBX0001JM00 FFC 10P G P.5 PAD.3 192.5MM MB-LED/B 13M
@PWR Board FFC
Part Number
NBX0001JL00 FFC 6P G P0.5 PAD=0.3 31MM MB-PWR/B 13M
@FP FFC-Validity
Part Number
NBX0001JN00 FFC 8P F P0.5 PAD=0.3 170MM USH/B-FP VALIDITY
@FP FFC-TCS
Part Number
NBX0001JO00 FFC 8P F P0.5 PAD=0.3 164.8MM USH/B-FP_TCS
@Speak
Part Number Description
PK230003Q0L
Description
Description
Description
Description
Description
Description
Description
SPK PACK ZJX 2.0W 4 OHM FG
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Keyboard
Keyboard
Keyboard
LA-A911P
LA-A911P
LA-A911P
37 55Wednesday, July 16, 2014
37 55Wednesday, July 16, 2014
37 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
4
3
2
1
+1.05V_MODPHY
+3.3V_ALW2
100K_0402_5%
2
12
@
RZ16
MPHYP_PWR_EN#
DMN66D0LDW-7_SOT363-6
6
@
QZ10A
1
D D
MPHYP_PWR_EN<12>
+5V_ALW
5
+1.05V_M +1.05V_MODPHY
100K_0402_5%
12
@
RZ5
1.05V_MODPHY_EN
DMN66D0LDW-7_SOT363-6
34
@
QZ10B
+1.05V_RUN +1.05V_MODPHY +1.05V_RUN+1.05V_M
if support MODPHY off keep DSC solution
C C
MODPHY timing spec 0.7V/us and <65us
QZ6
@
SI3456DDV-T1-GE3_TSOP6
D
6
S
45 2 1
G
3
220P_0402_50V7K
@
CZ25
12
@
PJP36
1 2
PAD-OPEN1x3m
1 2
7
+1.05V_RUN_UZ7
8
5 9
VOUT1 VOUT1
VOUT2
GPAD
GND
RUN_ON
A_ON
14 13
12
CT1
11
10
CT2
9 8
15
RZ41 0_0402_5%@
1 2
RZ42@ 0_0402_5%
PJP18@
1 2
PAD-OPEN1x3m
0.1U_0402_10V7K
CZ39
@
1 2
+3.3V_M
12
RZ47
@
0_0603_5%
+3.3V_M_UZ8
+3.3V_ALW_PCH_UZ8
12
EN_+V1.05SP <43>
For No-Vpro HW configs
1 2
RZ44 0.01_12 06_1%@
+3.3V_RUN +3.3V_M
1 2
CZ40 0.1U_0402_10V7K@
1 2
CZ41 470P_0402_50V7K
1 2
CZ42 470P_0402_50V7K
PJP20@
1 2
0.1U_0402_10V7K PAD-OPEN1x1m
CZ43
@
1 2
RZ46 0_0603_5%@
+3.3V_ALW_PCH
+1.05V_RUN source
10U_0603_6.3V6M
@
CZ38
12
RUN_ON<36>
RUN_ON
+1.05V_M +1.05V_RUN
+5V_ALW
470P_0402_50V7K
1
CZ64
2
UZ7
3
ON
1
VIN
VOUT
2
VIN
VOUT
4
VBIAS
GND
6
CT
GND
TPS22967DSGR_SON8_2X2~D
+3.3V_ALW_PCH/+3.3V_M source
+3.3V_ALW
A_ON<36>
+5V_ALW
PCH_ALW_ON<36>
UZ8
1
VIN1
2
VIN1
3
ON1
4
VBIAS
5
ON2
6
VIN2 VIN27VOUT2
APE8990GN3B_SON14_2X3
+5V_RUN_UZ9
+3.3V_RUN_UZ9
+5V_RUN
12
PJP21 PAD-OPEN1x3m
@
1 2
CZ44 0.1U_0402_10V7K@
1 2
CZ45 470P_0402_50V7K
1 2
CZ46 1000P_0402_50V7K
1 2
0.1U_0402_10V7K
PAD-OPEN1x3m
12
PJP22@
CZ47
@
+3.3V_RUN
B B
A A
+3.3V_RUN/+5V_RUN source
+5V_ALW
RUN_ON
+3.3V_ALW
UZ9
1
VIN1
VOUT1
2
VIN1
VOUT1
3
ON1
VBIAS
GND
ON2
VIN2
VOUT2
VIN27VOUT2
GPAD
CT1
CT2
4
5
6
APE8990GN3B_SON14_2X3
14 13
12
11
10
9 8
15
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Nu mber Rev
Size Document Nu mber Rev
Size Document Nu mber Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Power control
Power control
Power control
LA-A911P
LA-A911P
LA-A911P
1
38 55Wednesday, July 16, 2014
38 55Wednesday, July 16, 2014
38 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
HDD LED solution for White LED
+3.3V_ALW
10K_0402_5%
12
RZ24
QZ3B
D D
SATA_ACT#<6>
MASK_SATA_LED#<35>
LED_SATA_DIAG_OUT#<35>
DMN66D0LDW-7_SOT363-6
5
DZ3
1 2
34
RB751S40T1G_SOD523-2
DZ4
1 2
RB751S40T1G_SOD523-2
SYS_LED_MASK#
QZ3A
DMN66D0LDW-7_SOT363-6
126
SATA_LED#
2
SATA_LED
QZ4 DDTA114EUA-7-F_SOT323-3
1 3
1 2
RZ27 390_0402_5%
Battery LED
BAT2_LED#<36>
BAT1_LED#<36>
1 2
RZ25 390_0402_5%
1 2
RZ28 330_0402_5%
BATT_WHITE#
BATT_YELLOW#
WLAN LED solution for White LED
+3.3V_ALW
100K_0402_5%
SYS_LED_MASK#<28,35>
12
RZ31
SYS_LED_MASK#
LID_CL#<35,39>
QZ7A
DMN66D0LDW-7_SOT363-6
1
6
2
+3.3V_ALW
5
1
P
B
2
A
G
TC7SH08FU_SSOP5~D
3
CZ48@
1 2
0.1U_0402_25V6
4
O
UZ10
WLAN_LED_Q#
MASK_BASE_LEDS#
C C
WIRELESS_LED#<30,35>
B B
2
WLAN_LED
QZ9 DDTA114EUA-7-F_SOT323-3
1 3
1 2
RZ33 390_0402_5%
Breath LED
BREATH_LED#<34,36>
POWER board CONN
+5V_ALW
BREATH_WHITE_LED_SNIFF#
POWER_SW#_MB<9,36>
SP01001SC00 LINK DONE
SP01001SC00 LINK DONE
SP01001SC00 LINK DONESP01001SC00 LINK DONE
DMN66D0LDW-7_SOT363-6
CONN@
JPWR1
1
1
2
2
3
3
4
4
5
5
6
6
GND1 GND2
E-T_6705K-Y06N-00L
QZ7B
5
7 8
34
BREATH_LED#_Q
MASK_BASE_LEDS#
1 2
RZ32 150_0402_5%
RZ34 390_0402_5%
BREATH_WHITE_LED_SNIFF#
1 2
BREATH_WHITE_LED#
LED board CONN
BREATH_WHITE_LED# SATA_LED BATT_YELLOW# BATT_WHITE# WLAN_LED
LID_CL#<35,39>
+3.3V_ALW
6705K-Y10N-00L LINK DONE
6705K-Y10N-00L LINK DONE
6705K-Y10N-00L LINK DONE6705K-Y10N-00L LINK DONE
+5V_ALW
E-T_6705K-Y10N-00L
12
GND2
11
GND1
10
10
9
9
8
8
7
7
6
6
5
5
4
4
3
3
2
2
1
1
JLED1
CONN@
PWRSW1@
LED Circuit Control Table
POWER_SW#_MB
1
1
SHORT PADS~D
2
2
SYS_LED_MASK# LID_CL#
Mask All LEDs (Sniffer Function)
Fiducial Mark
FD1@
1
FIDUCIAL MARK~D
FD2@
A A
1
FIDUCIAL MARK~D
FD3@
1
FIDUCIAL MARK~D
FD4@
1
FIDUCIAL MARK~D
5
Mask Base MB LEDs (Lid Closed) Do not Mask LEDs (Lid Opened) 11
H2@
H4@
H6@
H_2P8
H18@
H_3P2
1
STANDOFF
H12@
H11@
H_2P8
H_2P8
1
1
1
H19@
1
H_4P0
H3@
H_2P8
H_4P0
H5@
H_2P8
H_2P8
1
1
1
H10@
H9@
H_4P0
H_3P2
1
1
H_2P8
1
H8@
H7@
H_4P0
1
1
0 1 0
H13@
H14@
H_2P8
H_2P8
1
1
H_2P2
X
H20@
H23@
H_2P2X2P6
1
1
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
4
3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PAD, LED
PAD, LED
PAD, LED
LA-A911P
LA-A911P
LA-A911P
1
39 55Wednesday, July 16, 2014
39 55Wednesday, July 16, 2014
39 55Wednesday, July 16, 2014
0.5
0.5
0.5
5
4
3
2
1
+COINCELL
COIN RTC Battery
12
PR1
PD3
PQ1
1 3
1
2
12
3
PBAT_PRES# <36,46,47>PBAT_SMBCLK <36>
3
2
PC4
1500P_0402_50V7K
1
2
0.1U_0402_25V6
1K_0402_5%
+Z4012
2
+RTC_CELL
1
1
PC1 1U_0603_10V4Z
2
DOCK_SMB_ALERT# <34,35>
PU1
NO
GND
NC3COM
TS5A63157DCKR_SC70-6~D
PC20
EMC12U@
6
IN
5
V+
4
+COINCELL
+5V_ALW
PS_ID <36>
JRTC1
@
1
3
1
G
4
22G
TYCO_2-1775293-2~D
+3.3V_RTC_LDO
D D
1
PD1
Primary Battery Connector
CVILU_CI0810M1HRC-NH
12
GND
11
GND
10
10
9
9
8
8
7
7
6
6
@
PBATT1
5
5
4
4
3
3
2
2
1
1
12
PC3
EMC@
2200P_0402_50V7K
C C
AZC199-02SPR7G_SOT23-3
B B
PD5
EMC15U@
GND
PBAT_SMBCLK_C PBAT_SMBDAT_C PBAT_PRES#_C
GND
AZC199-02SPR7G_SOT23-3
EMC14U@
PD5
EMC@
TVNST52302AB0_SOT523-3
2
3
AZC199-02SPR7G_SOT23-3
PL3
EMC@
BLM15AG102SN1D_2P
12
PD5
EMC12U@
2
3
PD5 AZC199-02SPR7G_SOT23-3
1
1
EMC@
TVNST52302AB0_SOT523-3
2
3
PRP2
100_0804_8P4R_5%
@EMC@
PD2
18 27 36 45
100K_0402_1%
15K_0402_1%
PR10
PR12
PL1
PBATT+_C
PBAT_SMBDAT <36>
EMC@
FBMJ4516HS720NT_2P
1 2
PL2
EMC@
FBMJ4516HS720NT_2P
1 2
+PBATT
SLICE_BAT_PRES#<34,35,47>
+3.3V_ALW
12
PR2
100K_0402_5%
PD4
1 2
SDMK0340L-7-F_SOD323-2~D
PR6
@
0_0402_5%
1 2
BAS40CW SOT-323
DMG2301U-7 1P SOT23-3
+3.3V_ALW
PR7
@
1 2
0_0402_5%
PR9
D
1 3
2
1 2
1 2
C
2
B
E
3 1
33_0402_5%
S
1 2
PQ2 FDV301N-G_SOT23-3
G
PQ3 MMST3904-7-F_SOT323~D
+5V_ALW
12
PR11 10K_0402_1%
PR13
@
1 2
10K_0402_5%
PR8
2.2K_0402_5%
1 2
12
DOCK_PSID<34> GPIO_PSID_SELECT <35>
NB_PSID_TS5A63157NB_PSID
@EMC@
PC20
0.1U_0402_25V6
PSID_DISABLE# <35>
DC_IN+ Source
+DC_IN
PL4
EMC@
FBMJ4516HS720NT_2P
1 2
PQ6B
12
PC9
EMC@
1000P_0603_50V7K
12
@EMC@
PC21
10U_0805_25V6K
PJP1
1 2
PAD-OPEN 1x3m
12
@EMC@
PC22
10U_0805_25V6K
PJPDC1
@
7
GND
6
GND
5
-DCIN_JACK
5
4
4
3
+DCIN_JACK
3
A A
2
2
1
1
CVILU_CI0805M1HRC-NH
5
2
16
12
PR16
4.7K_0805_5%
@
DCX124EK-7-F PNP/NPN_SC74-6~D
PQ6A
DCX124EK-7-F PNP/NPN_SC74-6~D
4 3
5
AC_DIS <36,47>
12
PC5
PR14
1 2
1M_0402_5%
0.022U_0805_50V7K
4
FDMC6679AZ_MLP8-5
1 2 3 5
1 2
10K_0402_5%
12
PR18
1M_0402_5%
PQ4
PR17
4
SOFT_START_GC <47>
12
PR15
+DC_IN_SS
12
100K_0402_5%
PC10
10U_0805_25V6K
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTR ONICS, INC. AND CONTAINS CONF IDENTIAL
AND TRADE SECRET INFORMATI ON. THIS SHEET MAY NOT BE TRANSFERED F ROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY C OMPAL ELECTRONICS, INC. NEITHER T HIS SHEET NOR THE INFORMATION I T CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THI RD PARTY WITHOUT PRIOR WRIT TEN CONSENT OF COMPAL ELECTRONICS, INC .
3
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
+DCIN
+DCIN
+DCIN
LA-A901P
LA-A901P
LA-A901P
1
40 54Wednesday, July 16, 2014
40 54Wednesday, July 16, 2014
40 54Wednesday, July 16, 2014
0.3
0.3
0.3
PC105
A
PC106
PC105
PC106
B
C
D
E
2200P_0402_50V7K
EMC12U@
1 1
2200P_0402_50V7K
EMC14U@
2 2
PC105
0.1U_0402_25V6
EMC12U@
PC106
0.1U_0402_25V6
EMC14U@
PL100
@EMC@
1UH +-20% 6.6A
1 2
PJP100
1 2
PAD-OPEN 1x3m
+PWR_SRC
+3.3V_ALWP
1
+
PC113
220U_6.3V_M
2
3 3
3VALWP TDC 4.5 A Peak Current 6.4 A OCP Current 7.68 A TYP MAX
4 4
H/S Rds(on) 24mohm , 30mohm L/S Rds(on) 13.5mohm , 16.5mohm Choke DCR 15.5mohm CAP ESR 18mohm
PR111
4.7_1206_5%
EMC14U@
PR111
4.7_1206_5%
EMC15U@
A
2200P_0402_50V7K
EMC15U@
+3V5V_PWR_SRC
12
12
PC105
PC101
10U_0805_25V6K
2200P_0402_50V7K
@EMC@
PL101
2.2UH_7.8A_20%
1 2
PC111
680P_0603_50V7K
EMC14U@
PC111
680P_0603_50V7K
EMC15U@
PC106
0.1U_0402_25V6
@EMC@
0.1U_0402_25V6
12
12
PR111
4.7_1206_5%
@EMC@
SNUB_3V
12
PC111
680P_0603_50V7K
@EMC@
1U_0603_10V6K
PQ100
SIS412DN-T1-GE3_POWERPAK8-5
PQ102
SI7716ADN-T1-GE3_POWERPAK8-5
PC119
EMC15U@
EMC15U@
5
123
5
123
ALW_PWRGD_3V_ 5V<36,37>
4
0.1U_0603_25V7K
4
ALWON<36>
PC119
1U_0603_10V6K
EMC14U@
B
+3.3V_ALW
PR107
100K_0402_1%
PR108
@
0_0402_5%
1 2
PC109
1 2
BST_3V_C BST_3V
+3V5V_PWR_SRC
EN
1 2
PC119
1U_0603_10V6K
EMC12U@
PR100
6.49K_0402_1%
1 2
PR102
10K_0402_1%
1 2
1 2
PGOOD_3V_5V
PR110
2.2_0603_5%
1 2
PR113
@
0_0402_5%
+3.3V_ALW2
12
PR105
20K_0402_1%
UG_3V
LG_3V
12
PC119
@
1U_0603_10V6K
+3.3V_RTC_LDO
PR101
15K_0402_1%
1 2
12
12
PC100
4.7U_0603_10V6K
3
4
5
CS2
VFB2
VREG3
TPS51285BRUKR_QFN20_3X3
DRVL211VIN12VREG5
13
12
PC117
0.1U_0603_25V7K
EN
SW2
PU100
6
7
10
9
8
@
FB_3V
PR103
0_0402_5%
EN2
PGOOD
DRVH2
VBST2
SW2
+5V_ALWP
+3.3V_ALWP
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECT RONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANS FERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSEN T OF COMPAL ELECTRONICS, INC.
C
PR104
10K_0402_1%
1 2
12
16.9K_0402_1%
1
15
CS1
PAD
VO1
VCLK
DRVH1
VBST1
SW1
DRVL1
PR106
21
14
PR114
200_0402_1%
1 2
19
16
UG_5V
PR109
17
18
2.2_0603_5%
1 2
BST_5V BST_5V_C
SW1
LG_5V
+5V_ALW2
PJP101
1 2
PAD-OPEN 1x3m
PJP102
1 2
PAD-OPEN 1x3m
PR112
4.7_1206_5%
EMC14U@
PR112
4.7_1206_5%
EMC15U@
+5V_ALW
+3.3V_ALW
PC110
0.1U_0603_25V7K
1 2
PC114
680P_0603_50V7K
EMC14U@
PC114
680P_0603_50V7K
EMC15U@
D
FB_5V
2
VFB1
EN1
20
EN
12
PC118
4.7U_0603_10V6K
+3V5V_PWR_SRC
12
12
SNUB_5V
12
PC102
3.3UH_6.3A_20%
1 2
PR112
4.7_1206_5%
@EMC@
PC114
680P_0603_50V7K
@EMC@
10U_0805_25V6K
PL102
PC115
220U_6.3V_M
5
4
4
PQ101
123
SIS412DN-T1-GE3_POWERPAK8-5
5
PQ103
123
SI7716ADN-T1-GE3_POWERPAK8-5
5VALWP TDC 3.5 A Peak Current 5.0 A OCP Current 6.0 A TYP MAX H/S Rds(on) 24mohm , 30mohm L/S Rds(on) 13.5mohm , 16.5mohm Choke DCR 25mohm CAP ESR 18mohm
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
+5V_ALW/3.3V_ALW
+5V_ALW/3.3V_ALW
+5V_ALW/3.3V_ALW
LA-A901P
LA-A901P
LA-A901P
E
1
+
2
+5V_ALWP
41 54Wednesday, July 16, 2014
41 54Wednesday, July 16, 2014
41 54Wednesday, July 16, 2014
0.3
0.3
0.3
PC203
5
PC206
PC203
PC206
4
PC203
PC206
3
2
1
0.675Volt +/- 5%
2200P_0 402_50V 7K
EMC15U@
+PWR_SRC
D D
0.1U_040 2_25V6
PJP200
PAD-OPEN 1x2m~D
EMC15U@
21
2200P_0 402_50V 7K
1.35V_B+
12
12
PC200
10U_0805_25V6K
EMC12U@
PC201
@
10U_0805_25V6K
+1.35V_MEN_P
PL200
1UH_11A_20%
1 2
220U_D2_2VY_R17 M
1
PC207
C C
PR203
4.7_1206 _5%
EMC14U@
PR203
4.7_1206 _5%
EMC15U@
B B
+
2
PC208
680P_06 03_50V7 K
EMC14U@
PC208
680P_06 03_50V7 K
EMC15U@
12
PR203
4.7_1206_5%
@EMC@
SNUB_1.35V
12
PC208
680P_0603_50V7 K
@EMC@
0.1U_040 2_25V6
EMC12U@
12
12
PC203
PC206
0.1U_0402_25V6
2200P_0402_50V 7K
@EMC@
@EMC@
SIS412DN-T1-GE3_POW ERPAK8-5
SI7716ADN-T1-GE3_POW ERPAK8-5
SUS_ON<30,36>
PQ200
PQ201
PR207
@
0_0402_5%
1 2
2200P_0 402_50V 7K
EMC14U@
5
4
123
5
4
123
12
PC215
@
.1U_0402 _16V7K
0.1U_040 2_25V6
EMC14U@
BOOT_1.35V_C
12
PC204
0.22U_0603_16V7K
+5V_ALW
PR200
1 2
2.2_0603_5%
PR202
1 2
5.1_0603_5%
S5_1.35V
BOOT_1.35V
PR201
19.6K_0402_1%
1 2
1U_0603_10V6K
PC211
1U_0603_10V6K
DH_1.35V
SW_ 1.35V
DL_1.35V
PC209
VDD_1.35 V
0.675V_DDR_VTT_ON<18>
CS_1.35V
12
+5V_ALW
1.35V_B+
15
14
13
12
11
PR204
@
0_0603_5%
16
17
PHASE
LGATE
PGND
CS
VDDP
VDD
1 2
768K_0402_1%
UGATE
RT8207MZQW _WQFN20_3X3
PGOOD
TON
9
10
PR206
PR210
@
0_0402_5%
1 2
18
8
BOOT
S5
+VLDOIN_1.35V
20
19
VLDOIN
VTTGND
VTTSNS
VTTREF
S3
6
7
PU200
VTT
PAD
GND
VDDQ
FB
1.35V_FB
PJP201
1 2
PAD-OPEN1x1m
21
1
2
3
4
+V_DDR_ REF
5
+1.35V_MEN_P
FB sense trace when FB pull down to GND
PR205
8.06K_04 02_1%
1 2
PC213
100P_0402_50V8 J
1 2
12
10K_040 2_1%
PR209
TDC 0.7 A Peak Current 1.0 A OCP Current 2.6 A fix by IC
12
PC205
22U_0805_6.3V6M
+1.35V_MEN_P
12
PC214
@
.1U_0402 _16V7K
+0.675V_P
+V_DDR_REF
PC212
0.033U_0402_16V7 K
+1.35V_MEN_P
Mode S3 S5 +1.35V_MEN +V_DDR_REF +0.675V_P S5 L L off off off S3 L H on on off
FB sense trace
S0 H H on on on
+1.35V_MEM TDC 6.6 A Peak Current 9.5 A OCP Current 11.4 A TYP MAX H/S Rds(on) 24mohm , 30mohm
A A
L/S Rds(on) 13.5mohm , 16.5mohm Choke DCR 7.4mohm
+1.35V_MEN_P
CAP ESR 17mohm
5
4
PJP203
2
112
JUMP_1x3m
PJP204
2
112
JUMP_1x3m
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
+1.35V_MEM
3
+0.675V_P
PJP202
1 2
PAD-OPEN1x1m
+0.675V_DDR_VTT
DELL CONFIDENTIAL/PROPRIETARY
Title
Title
Title
Size Document Nu mber Rev
Size Document Nu mber Rev
Size Document Nu mber Rev
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
+1.35V_MEN/+0.675V_DDR_VTT
+1.35V_MEN/+0.675V_DDR_VTT
+1.35V_MEN/+0.675V_DDR_VTT
LA-A901P
LA-A901P
LA-A901P
42 54Wednesday, July 16, 2014
42 54Wednesday, July 16, 2014
42 54Wednesday, July 16, 2014
1
0.3
0.3
0.3
5
4
3
2
1
PC311
D D
+PWR_SRC
C C
+3.3V_ALW
12
PR306
@
0_0402_5%
ILMT_1.05V
12
PR308
@
0_0402_5%
0.1U_040 2_25V6
0.1U_040 2_25V6
0.1U_040 2_25V6
PJP302
PAD-OPEN 1x2m~D
EMC14U@
PC311
EMC12U@
PC311
EMC15U@
21
12
1.05V_M_PW RGD<9>
+3.3V_ALW
+1.05V_MEM
PC300
2200P_0 402_50V 7K
EMC14U@
PC300
2200P_0 402_50V 7K
EMC12U@
PC300
2200P_0 402_50V 7K
EMC15U@
12
PC300
PC311
0.1U_0402_25V6 2200P_0402_50V 7K
@EMC@
@EMC@
+V1.05SP _B+
12
PC303
10U_0805_25V6K
1 2
PR313
@
0_0402_5%
1 2
PR315
100K_0402_1%
ILMT_1.05V
1.05V_MP_PW ROK
PU300
8
IN
EN
GND
ILMT
PG
BS
LX
FB
BYP
LDO
9
3
2
SYX198DQNC_QFN10_3X3
1
6
BST_+V1.05SP
10
4
7
5
12
0.1U_0603_25V7K
1 2
SW_+V1.05S P
12
PC310
PC309
4.7U_0603_6.3V6K
EN_+V1.05SP
PC302
BST_+V1.05SP_C
+3.3V_ALW
4.7U_0603_6.3V6K
12
1M_0402_1% PR303
PR312
@
0_0603_5%
1 2
@EMC@
4.7_1206_5%
1 2
0.68UH +-20% 7.9A
FB_+V1.05SP
PR305
SNB_1.05V
PL301
1 2
EN_+V1.05SP <38>
PC301
@EMC@
680P_0603_50V7 K
1 2
12
PR307
7.5K_0402_1%
PR309
1K_0402_5%
12
PR310
10K_0402_1%
12
12
12
PC304
330P_0402_50V7 K
+1.05V_MP
12
PC305
PC306
47U_0805_6.3V6M
PR305
4.7_1206 _5%
EMC14U@
PR305
JUMP_43X118
12
12
PC307
47U_0805_6.3V6M
22U_0805_6.3VAM
PC301
680P_06 03_50V7 K
EMC14U@
PC301
PJP300
112
PC308
22U_0805_6.3VAM
@
2
+1.05V_M
+1.05V_MP
TDC 5.7 A Peak Current 8.1 A
B B
OCP Current 9.72 A TYP MAX Choke DCR 13.0mohm , 14.0mohm
4.7_1206 _5%
EMC15U@
680P_06 03_50V7 K
EMC15U@
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
3
2
Size Document Nu mber Rev
Size Document Nu mber Rev
Size Document Nu mber Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
+1.05V_M
+1.05V_M
+1.05V_M
LA-A901P
LA-A901P
LA-A901P
43 54Wednesday, July 16, 2014
43 54Wednesday, July 16, 2014
43 54Wednesday, July 16, 2014
1
0.3
0.3
0.3
5
4
3
2
1
D D
+3.3V_RUN
PR400
1 2
100K_0402_5%
C C
+1.5V_RUN TDC 0.47 A Peak Current 0.67 A
B B
12
12
PR401
@
47K_0402_5%
+5V_ALW
PAD-OPEN1x1m
12
PC400
1U_0402_6.3V6K
6
5
+1.5V_VIN
POK
EN
VIN
4
VOUT
VCNTL
3
VOUT
2
FB
9
VIN
GND
1
PU400
APL5930KAI-TRG_SO8
7
8
PC402
.1U_0402_16V7K
@EMC@
PJP400
12
12
PC401
4.7U_0805_6.3V6K
PR402
8.66K_0402_1%
PR403
10K_0402_1%
PJP401
1.5VSP
12
12
PC403
0.01U_0402_25V7K
12
1 2
PAD-OPEN1x1m
12
PC404
22U_0805_6.3V6M
+1.5V_RUN
+3.3V_RUN
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECT RONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANS FERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
3
2
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
+1.5V_RUN
+1.5V_RUN
+1.5V_RUN
LA-A901P
LA-A901P
LA-A901P
44 54Wednesday, July 16, 2014
44 54Wednesday, July 16, 2014
44 54Wednesday, July 16, 2014
1
0.3
0.3
0.3
5
4
3
PL501
2
PC520
PC521
1
VREF
100K_0402_1%_NCP15WF104F03RC
12
PR505
PU500
17
CSP1
18
CSN1
19
CSN2
20
CSP2
21
PU3
22
N/C
23
GFB
24
VFB
@
1 2
4.87K_0402_1%
10_0603_1%
H_PROCHOT#<9,36,46>
10K_0402_5%
PR521
PR526
1 2
VREF
PC507
PH500
12
PC501
.1U_0402_16V7K
15
16
14
13
VBAT
SLEWA
THERM
COMP26VCLK31V5A28DROP
25
29
27
1 2
12
1 2
@
PR500
75_0402_1%
1 2
D D
+VCC_PWR_SRC
SLEWA
PR510
39K_0402_5%~N
PR511
1 2
10K_0402_5%
CSN1
1 2
CSP1
+3.3V_RUN +3.3V_RUN
VFB
GFB
C C
PC506
@
1 2
100P_0402_50V8J
PR523
1 2
10K_0402_5%
1 2
1 2
PR535
4.75K_0402_1%
PC512
1500P_0402_50V7K
0.33U_0603_10V7K
+5V_ALW
+1.05V_VCCST
B B
12
12
PR527
VIDSCLK<15>
VIDALERT_N<15>
VIDSOUT<15>
A A
54.9_0402_1%
5
12
12
PR529
PR528
@
75_0402_1%
110_0402_1%
+VCC_PWR_SRC
12
PR518
@
2M_0402_1%
1 2
PR524
@
2M_0402_1%
12
PR525
@
27K_0402_1%
1 2
PC500
4700P_0603_50V7K
12
11
10
9
IMON
OCP-I
O-USR
F-IMAX
B-RAMP
VR_ON
PGOOD
ALERT#
GND33GND
VR_HOT#30VREF
TPS51624RSM_QFN32_4X4
32
VR_HOT#
@
1 2
PC510
1U_0603_10V7K
PC514
PC511
0.1U_0402_25V6
OCP-I
SKIP# PWM1 PWM2
VDD
VDIO
PR534
1 2
IMON
365K_0402_1%
39K_0402_1%
VIDSOUT
VIDALERT_N
B-RAMP
PR536
@
0_0402_5%
SKIP#
PWM1
1 2
PR502
@
1 2
PR507
1 2
12
PC505
1U_0603_10V6K
PR501
@
1 2
OCP-I
PR506
1 2
8 7 6 5 4
N/C
3 2 1
0_0402_5%
VIDSCLK
47P_0402_50V8J
PR503
75_0402_1%
150K_0402_1%
1 2
681K_0402_1%
F-IMAX
PR508
1 2
100K_0402_1%
H_VR_EN <15>
@
PR513
1 2
75_0402_1%
PR516
@
1 2
1.91K_0402_1%
PR519
12
1_0603_5%
VCORE Load line & IMON
PR501
316K_0402_1%
EMC12U@
PR501
301K_0402_1%
EMC14U@
PR501
309K_0402_1%
EMC15U@
VCCSENSE<15>
PR504
1 2
O-USR
PR509
1 2
+3.3V_RUN
+3.3V_RUN
PR521
4.42K_0402_1%
EMC12U@
PR521
3.92K_0402_1%
EMC14U@
PR521
3.92K_0402_1%
EMC15U@
36.5K_0402_1%
20K_0402_1%
PR539
@
0_0402_5%
1 2
+PWR_SRC
from processor
VSSSENSE<17>
FBMA-L11-453215800LMA90T_2P
EMC12U@
PL501
FBMA-L11-453215800LMA90T_2P
EMC15U@
PJP500
1 2
PAD-OPEN 4x4m
PL501
@EMC@
1 2
FBMA-L11-453215800LMA90T_2P
H_VR_READY <15>
PWM1
1000P_0402_50V7K
TI recommend 1nF
PR531
@
0_0402_5%
1 2
@
0_0402_5%
1 2
VFB
PR532
GFB
PC503
1 2
+VCC_PWR_SRC
PC515
CORE_BOOT_C
12
10U_0805_25V6K
12
12
PC516
10U_0805_25V6K
PC504
1 2
0.1U_0402_25V6
PR517
2.2_0603_5%
CPU 15W TDC 10 A Peak Current 32 A OCP Current 38.4 A DC Load line -2.0 mV/A Icc_Dyn_VID1 27 A Choke DCR: 0.66m +-7% ohm PH500 B Value : 4250k 1% PH501 B Value : 3370k 1%
12
PC517
PC518
@
@
10U_0805_25V6K
10U_0805_25V6K
9
PGND2
8
PWM
7
CORE_BOOT
12
BOOT
6
CORE_BOOT_R
BOOT_R
5
VIN
CSD97374CQ4M_SON8_3P5X4P5
2200P_0402_50V7K
680P_0402_50V7K
1
+
PC519
PC520
2
100U_D_20VM_R55M
@EMC@
PU501
VSW
PGND1
VDD
SKIP#
1U_0603_10V7K
EMC12U@
PC520
EMC15U@
12
2200P_0402_50V7K
4 3 2 1
SKIP#1
PC509
PC521
@EMC@
12
0.1U_0402_25V6
1 2
1 2
@
0_0402_5%
0.1U_0402_25V6
EMC12U@
PC521
0.1U_0402_25V6
EMC15U@
CORE_SW
SKIP#
PR520
+5V_RUN
PR522
680P_0603_50V7K
4.7_1206_5%
EMC15U@
PR522
680P_0603_50V7K
4.7_1206_5%
EMC14U@
PR522
680P_0603_50V7K
4.7_1206_5%
EMC12U@
0.15UH_PCME064T-R15MS0R667_36A_20%
4
12
3
PR522
4.7_1206_5%
@EMC@
CORE_SNUB
12
PC508
680P_0603_50V7K
@EMC@
PR512
2.15K_0402_1%
12
12
PR514
20K_0402_1%
PC508
EMC15U@
PC508
EMC14U@
PC508
EMC12U@
PL500
PR515
3.01K_0402_1%
+VCC_CORE
1
2
CSP1
12
PH501
12
1 2
1 2
PC502
0.068U_0402_16V7K
PC513
0.068U_0402_16V7K
10K_0402_1%_TSM0A103F34D1RZ
CSN1
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
+VCC_CORE
+VCC_CORE
+VCC_CORE
LA-A901P
LA-A901P
LA-A901P
45 54Wednesday, July 16, 2014
45 54Wednesday, July 16, 2014
45 54Wednesday, July 16, 2014
1
0.3
0.3
0.3
A
PQ700
SI4835DDY-T1-GE3_SO8
8
ACAV_IN<36,47>
BQ24770_REGN
12
12
7
5
PR713
100K_0402_1%
PR715
154K_0402_1%
GNDA_CHG
CHARGER_CELL_PIN
BQ24770_REGN
12
12
+DC_IN_SS
1 1
CHARGER_SMBCLK CHARGER_SMBDAT pull up 10K in HW side (R827 R 828)
2 2
PR725
1K_0402_5%
PR729
@
154K_0402_1%
1 2 36
4
PR700
@
0_0402_5%
1 2
I_ADP<36>
I_BATT<36>
I_SYS<36>
H_PROCHOT#<9,36,45>
PBAT_PRES#<36,40,47>
AC Det Max:16.82V Typ :16.54V Min :16.26V
6.49K_0402_1%
0.1U_0402_25V6
GNDA_CHG
CHARGER_SMBDAT<36>
CHARGER_SMBCLK<36>
PR716 0_0402_5%
@
1 2
PR718 0_0402_5%
@
1 2
PR720 0_0402_5%
@
1 2
GNDA_CHG
DC_BLOCK_GC <47>
+DOCK_PWR_BAR
+SDC_IN
PR710
34K_0402_1%
PR711
PC711
12
@
PT1
PC718
@
0_0402_5%
1 2
1 2
12
PAD~D
@
PT2
PAD~D
PC719
1 2
1 2
100P_0402_50V8J
100P_0402_50V8J
PR728
CSS_GC<47>
SDMK0340L-7-F_SOD323-2~D
+DC_IN_SS
SDMK0340L-7-F_SOD323-2~D
+PBATT
+PBATT
+PBATT+PBATT
SDMK0340L-7-F_SOD323-2~D
PR788
20K_0402_1%
1 2
B
+SDC_IN
0_0402_5%
1 2
PD705
PD704
PD702
10_1206_5%
PC709
10U_0805_25V6K
1 2
PR714 0_0402_5%
@
/BATPRES<47>
PR702
@
12
NTR4502PT1G_SOT23-3
12
12
12
PR708
12
PR717 0_0402_5%
@
1 2
@
12
PC700
1U_0603_25V6K
+DCIN
CMPIN
CMPOUT
GNDA_CHG
GNDA_CHG
0.1U_0603_25V7K
13
D
2
G
PQ702
S
CSSP_1
12
PR704
0_0402_5%
@
PC701
0.1U_0402_25V6
1 2
PU700
28
VCC
3
CMSRC
6
ACDET
11
SDA
12
SCL
5
ACOK
7
IADP
8
IDCHG
9
ISYS
10
/PROCHOT
13
CMPIN
14
CMPOUT
15
/BATPRES
16
CELL
29
PWPD
BQ24777RUYR_WQFN28_4x4
1 2
PAD-OPEN1x1m
PR701
0.01_1206_1%
4
3
PR703
100_0402_1%
PC702
1 2
4
2
ACP
ACDRV
PJP701
1
2
13
D
2
PQ701
G
NTR4502PT1G_SOT23-3
S
CSSN_1
12
12
PR705
0_0402_5%
@
1 2
PC703
0.1U_0402_25V6
1
ACN
24
REGN
25
CHG_BTS CHG_BTS_C
BTST
26
HIDRV
27
PHASE
23
LODRV
22
GND
1 2
21
NC
10K_0402_1%
20
SRP
19
SRN
18
/BATDRV
17
BAT
PQ703A
SI3993CDV-T1-GE3_TSOP6
S
G
1
12
PR706
100K_0402_1%
GNDA_CHGGNDA_CHG
BQ24770_REGN
PR712
2.2_0603_5%
1 2
CHG_UGATE
CHG_SW
CHG_LGATE
PR799
PR722
4.02K_0402_1%
1 2
1 2
PR723
10_0603_1%
+PBATT
+PBATT
+PBATT+PBATT
1 2
PC729
GNDA_CHG
1U_0603_25V6K
EMC@
1UH +-20% 6.6A
D
65
SI3993CDV-T1-GE3_TSOP6
S
G
12
PR707
100K_0402_1%
12
PC712
0.047U_0603_25V7K~D
BQ24770_REGN
C
PL700
@
PJP700
1 2
PAD-OPEN 4x4m
PQ703B
D
42
3
PR709
@
0_0402_5%
PC710
1 2
1U_0603_10V6K
12
12
CHAGER_SRC+PWR_SRC_AC
DOCK_DCIN_IS+ <34>
DOCK_DCIN_IS- <34>
DK_CSS_GC <47>
PQ705 AON6970_DFN5X6D-8-7
7
1D12
G1
S1/D2
S2
G26S2
S2
4
5
3
0.1U_0402_25V6
0.1U_0402_25V6
1 2
CHG_SNUB
12
PC721
1000P_0603_50V7K
@EMC@
EMC14U@
EMC12U@
PC732
0.1U_0402_25V6
@EMC@
PL701
3.3UH_10A_20%
PR726
4.7_1206_5%
@EMC@
GNDA_CHG
TYP MAX H/S Rds(on) 7.4mohm , 8.8mohm L/S Rds(on) 2.6mohm , 3.1mohm Choke DCR 5.8mohm , 7.0mohm
PC732
PC732
12
PC713
@EMC@
2200P_0402_50V7K
2200P_0402_50V7K
12
12
PC714
22U_0805_25V6M
2200P_0402_50V7K
PC713
EMC14U@
PC713
EMC12U@
PC715
22U_0805_25V6M
12
+PWR_SRC
0.01_1206_1%
12
4
3
PC726
1 2
0.1U_0402_25V6
0.1U_0402_25V6
PR721
PC716
22U_0805_25V6M
PC727
1 2
12
12
PC717
22U_0805_25V6M
1
2
0.1U_0402_25V6
@
PC728
1 2
D
PC704
+VCHGR
PC722
@EMC@
GNDA_CHG
Near PL701
+PWR_SRC
12
12
PC705
10U_0805_25V6K
10U_0805_25V6K
12
12
PC723
10U_0805_25V6K
0.1U_0603_25V7K
12
12
PC706
10U_0805_25V6K
12
PC724
10U_0805_25V6K
12
PC707
PC708
@
10U_0805_25V6K
22U_0805_25V6M
12
PC725
10U_0805_25V6K
@
3 3
GNDA_CHG
ACAV_IN_NB<36,47>
PR745
100K_0402_1%
PR743
@
0_0402_5%
+DC_IN
12
12
12
PR737
649K_0402_1%
PR738
3M_0402_5%
12
PR740 10K_0402_1%
12
100P_0402_50V8J
PC737
12
CMPIN
CMPOUT
PC741
100P_0402_50V8J
1 2
PR726
4.7_1206_5%
EMC12U@
PR726
4.7_1206_5%
EMC14U@
PR726
BATDRV# <47>
PC721
1000P_0603_50V7K
EMC12U@
PC721
680P_0603_50V7K
EMC14U@
PC721
+3.3V_ALW
4.7_1206_5%
1000P_0603_50V7K
EMC15U@
4 4
EMC15U@
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTR ONICS, INC. AND CONTAINS CONF IDENTIAL
AND TRADE SECRET INFORMATI ON. THIS SHEET MAY NOT BE TRANSFERED F ROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY C OMPAL ELECTRONICS, INC. NEITHER T HIS SHEET NOR THE INFORMATION I T CONTAINS
A
B
MAY BE USED BY OR DISCLOSED TO ANY THI RD PARTY WITHOUT PRIOR WRIT TEN CONSENT OF COMPAL ELECTRONICS, INC .
C
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Charger
Charger
Charger
LA-A901P
LA-A901P
LA-A901P
D
46 54Wednesday, July 16, 2014
46 54Wednesday, July 16, 2014
46 54Wednesday, July 16, 2014
0.3
0.3
0.3
5
PD800
D D
C C
ACAVIN P33ALW2
1 2 3 4 5 6 7 8 9
37
DK_CSS_GC<46>
PR831
100_0603_1%
1 2
PU800
DC_IN SS_GC ERC1 ACAVDK_SRC GND SDC_IN DC_BLK_GC ACAV_IN P33ALW2
TP
CSS_GC<46>
PC816
0.047U_0603_25V7M
ERC3
12
B B
PR835
ACAV_IN<36,46,47>
PR846
SOFT_START_GC<40>
1 2
100K_0402_5%
DC_BLOCK_GC<46>
@
1 2
47_0805_5%~D
0.1U_0603_50V4Z
PR847 100_0603_1%
1 2
PR851
@
1 2
0_0402_5%
1 2
PR855 0_0402_5%
+DC_IN
+3.3V_ALW2
ACAV_DOCK_SRC#<34>
+SDC_IN
+3.3V_ALW2
A A
PC813
PR842
@
0_0402_5%
1 2
5
+DC_IN_SS
CD3301_DCIN
12
ACAVDK_SRCACAVDK_SRC
12
PC815
0.1U_0603_25V7K
ERC1
+VCHGR
+3.3V_ALW
DK_PWRBAR
DC_IN_SS
33
34
35
36
NC
DC_IN_SS
CHARGERVR_DCIN
CSS_GC10DK_CSS_GC11ERC312ERC213GND14PWR_SRC
ERC2
12
PC817
@
0.1U_0402_25V4Z~D
PDS5100H-13_POWERDI5-3
BATDRV#<46>
28
29
30NC31
32
GND
PBatt+
DK_PWRBAR
BLK_MOSFET_GC
DK_AC_OFF_EN
DSCHRG_MOSFET_GC DK_AC_OFF_EN
SL_BAT_PRES#
BLKNG_MOSFET_GC
NBDK_DCINSS
SS_DCBLK_GC
EN_DK_PWRBAR17P33ALW
16
15
18
EN_DK_PWRBAR
STSTART_DCBLOCK_GC
3301_PWRSRC
1
PQ800
SI4835DDY-T1-GE3_SO8
1 2 3 6
4
@
0_0402_5%
1 2
AC_DIS<36,40>
PR832 100_0603_1%
1 2
PR838
100_0603_1%
1 2
27
P50ALW
26
PBATT_OFF
25 24
ACAV_IN_NB
23
GND
22 21 20 19
CD3301BRHHR_QFN36_6X6~D
PR859
@
0_0402_5%
1 2
P33ALW
PR860 100_0603_1%
1 2
PR895
+PBATT
3
2
8 7
5
100K_0402_5%
PR828
1 2
10K_0402_5%
+DOCK_PWR_BAR
+PBATT
PR843
@
0_0402_5%
1 2
P50ALW
1 2
CD_PBATT_OFF
@
DK_AC_OFF
DK_AC_OFF_ENCD3301_SDC_IN SL_BAT_PRES#
+3.3V_ALW
PR874
1 2
1M_0402_5%
4
DMG2301U-7 1P SOT23-3
12
PR830
13
D
2
G
S
PR845 0_0402_5%
3301_ACAV_IN_NB
@
0_0402_5%
1 2
@
0_0402_5%
1 2
+PWR_SRC_AC
4
PQ829
1
3
13
2
2
PQ832
DMN65D8LW-7_SOT323-3
+5V_ALW
SLICE_BAT_ON <35>
PR848
@
0_0402_5%
1 2
1 2
PR850 0_0402_5%
@
PR854
PR863
PR857 0_0402_5%
@
+DOCK_PWR_BAR
PD815
2
1
3
BAT54CW_SOT323-3
PR858
1 2
1M_0402_5%
SLICE_BAT_PRES# <34,35,40>
+NBDOCK_DC_IN_SS
1 2
PDS5100H-13_POWERDI5-3
DMN65D8LDW-7_SOT363-6
PQ813B
DMN65D8LDW-7_SOT363-6
4
DOCK_DET#<34,35,47>
DOCK_AC_OFF <34>
12
PR844
10K_0402_5%
ACAV_IN_NB <36,46>
DOCK_AC_OFF_EC <35>
EN_DOCK_PWR_BAR <35>
5
1 2
PR853
@
0_0402_5%
PD808
FDS6679AZ-G_SO8
PQ813A
2
3
100K_0402_5%
+PWR_SRC_AC
1
2
3
PQ815
SDMK0340L-7-F_SOD323-2~D
PR826
12
61
100K_0402_5%
PR829
12
+3.3V_ALW2
3
PC807
1 2
0.47U_0805_25V6K
36
241
PQ810 FDS6679AZ-G_SO8
578
330K_0402_5%
5
PQ826
FDMC6679AZ_MLP8-5
4
123
1500P_0402_50V7K
36
241
578
PD813
PR827
1 2
100K_0402_5%
3
2
Purpose: Trigger PROCHOT# when active battery is removed from system. Allows EC to re-establish system performance for battery next in line.
+3.3V_ALW
12
PR810 100K_0402_5%
PR811
@
0_0402_5%
1 2
PBAT_PRES#<36,40,46>
PR812
@
0_0402_5%
O
PC810
0.1U_0402_10V7K
5
1
P
B
2
A
G
3
1 2
12
ACAV_IN<36,46,47>
PR814
STSTART_DCBLOCK_GC
12
DIS_BAT_PROCHOT#<35>
+3.3V_ALW2
@
12
PC809
PR818
100K_0402_5%
1 2
12
PR822
10K_0402_5%
13
D
2
G
S
PQ816
PQ814
NTR4502PT1G_SOT23-3
Vth=0.5-1.5V
DMN65D8LW-7_SOT323-3
PD817
1
BAT54CW_SOT323-3
3
+DC_IN_SS
2
+NBDOCK_DC_IN_SS
12
13
1
2
2
3
TC7SH08FU_SSOP5~D
PU806
4
PC805
0.1U_0402_10V7K
1 2
ACAV_IN#
100K_0402_5%
+3.3V_ALW
5
1
P
B
O
2
A
G
PU804
3
TC7SH08FU_SSOP5~D
1 2
100K_0402_5%
61
DMN65D8LDW-7_SOT363-6
+3.3V_ALW2
12
PR864
3
PQ817B
5
4
PQ806A
2
4
PR819
PQ817A
2
ACAV_IN#
DMN65D8LDW-7_SOT363-6
+3.3V_ALW
12
PR813 100K_0402_5%
61
DMN65D8LDW-7_SOT363-6
+3.3V_ALW2
DOCK_DET# <34,35,47>
+3.3V_ALW
12
PR815 100K_0402_5%
3
PQ806B
5
4
DMN65D8LDW-7_SOT363-6
Purpose: Turn on the PQ817 for primary or module bay battery to provide power to dock side without AC exist.
PR816
@
0_0402_5%
1 2
1
/BATPRES <46>
DELL CONFIDENTI AL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: She et of
Date: She et of
Date: She et of
Selector
Selector
Selector
LA-A901P
LA-A901P
LA-A901P
1
47 54Wednesday, July 16, 2014
47 54Wednesday, July 16, 2014
47 54Wednesday, July 16, 2014
0.3
0.3
0.3
5
+VCC_CORE
4
3
2
1
D D
C C
B B
1
PC900 22U_0805_6.3V6M
2
1
PC913 22U_0805_6.3V6M
2
220U 2.5V Y D2 ESR9M H1.9 SX
1
PC966
+
2
1
PC901 22U_0805_6.3V6M
2
1
PC914 22U_0805_6.3V6M
2
1
PC902 22U_0805_6.3V6M
2
1
PC915
2.2U_0805_10V6K
2
1
PC903 22U_0805_6.3V6M
2
1
PC916
2.2U_0805_10V6K
2
1
PC904 22U_0805_6.3V6M
2
1
PC917
@
22U_0805_6.3V6M
2
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
3
2
Title
Size Document Nu mber Rev
Size Document Nu mber Rev
Size Document Nu mber Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PROCESSOR DECOUPLING
PROCESSOR DECOUPLING
PROCESSOR DECOUPLING
LA-A901P
LA-A901P
LA-A901P
48 54Wednesday, July 16, 2014
48 54Wednesday, July 16, 2014
48 54Wednesday, July 16, 2014
1
0.3
0.3
0.3
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Ite m
Ite m Is su e D escrip tion
Ite mItem
D D
P a ge # T it l e
P a ge #P ag e#
1 10/8 Compal
2 X01
45 VCC_CORE 10/8 Compal
Selector47
Title
TitleT itle
D at e
D at eD ate
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
Remove slice battery support circuit
To prevent acoustic noise issue
4
Iss u e D esc rip tionD at e
Iss u e D esc rip tionIss u e D esc rip tion
3
Remove PC808, PC811, PC812 , PC814, PD806, PD807, PD811, PD814, PD819, PD821, PQ801, PQ807, PQ809, PQ811, PQ812, PQ818, PQ821, PQ828, PQ830, PQ831, PR802, PR804, PR808, PR813, PR815, PR816, PR817, PR821, PR823, PR825, PR834, PR836, PR837, PR839, PR849, PR852, PR861, PU805, PU807, PU808
Remove PC923, PC924, PC925, PC926, PC927, PC928, PC929, PC930, PC931, PC940, PC941, PC943, PC946, PC947, PC948 Add PC966
2
So lu tion D escrip t io n
So lu tion D escrip t io n R e v.
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.P a ge #
R e v.Re v .
X01
3 X01
4 X01
C C
5 X01
6 X01
7 X01
8 X01
B B
10
11 Compal12/05Charger X01Remove PD701 Add PD704, PD705To reduce leakage current46
13 X02
42 1.35V_MEN 10/8 RICHTEK To prevent IC damage Add PR204
46 Charger 10/8 Compal Fine tune divider voltage
41,43,44
46 Charger 10/25 Compal
45 VCC_CORE 10/31 Compal Fine tune IMON
ALL ALL 10/31 Compal RF request Add PC521, PC206, PC106, PC311, PC732 ( 0.1uF )
ALL ALL 10/31 Compal RF request
46 Charger 10/31 Compal PR703 change to 100ohmTo prevent VCP trigger PROCHOT# X01
46
+1.05V_M +1.5V_RUN +3V/+5V
10/22 Compal To improve the ability of anti-noise
Change /BATPRES pin control net from /BATPRES to PBAT_PRES#
Compal3/03Charger12 X02
Compal3/03Charger
Compal3/03DCIN14 X02Change PBATT1For ME change request40
To set OVP level46
Change PR713, PR725 to 100k Change PR715, PR729 to 154k
Change PR307 to 7.5k Change PR310, PR102, PR104, PR403 to 10k Change PR100 to 6.49k Change PR101 to 15k Change PR402 to 8.66k
Pop PR728 Depop PR816
Add PR518, PR524, PR525
Pop PR111,PC111,PR112,PC114,PR203,PC208,PR305,PC301,PR522,PC508, (4.7ohm, 680pF)
depop PR729 change PR725 to 1k
Remove PC720 Add PR788, PR799To set IC function
X019
Compal3/03DCIN15 X02Add PD5 PC20 PC21 PC22 Remove PC11For EMC change request40
16 DCIN 3/03 Compal40 For ME change request Change PJPDC1 X02
A A
Charger4617
Compal3/20
To avoid unplug AC shutdown, there is no AC off signal in BIOS set up menu
Change PR711 to 6.49k
X02Change PR710 to 34k
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PWR P.I.R (1/2)
PWR P.I.R (1/2)
PWR P.I.R (1/2)
LA-A901P
LA-A901P
LA-A901P
1
49 54Wednesday, July 16, 2014
49 54Wednesday, July 16, 2014
49 54Wednesday, July 16, 2014
0.3
0.3
0.3
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Ite m
Ite m Is su e D escrip tion
Ite mItem
D D
P a ge # T it l e
P a ge #P ag e#
Title
TitleT itle
D at e
D at eD ate
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
4
Iss u e D esc rip tionD at e
Iss u e D esc rip tionIss u e D esc rip tion
3
PL701 change from 2.2uH to 3.3uHTo prevent acoustic noise issueTI5/22Charger46
2
So lu tion D escrip t io n
So lu tion D escrip t io n R e v.
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.P a ge #
R e v.Re v .
X0318
19
C C
B B
Compal X03Change PBATT1For ME change request5/22DCIN40
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PWR P.I.R (2/2)
PWR P.I.R (2/2)
PWR P.I.R (2/2)
LA-A901P
LA-A901P
LA-A901P
50 54Wednesday, July 16, 2014
50 54Wednesday, July 16, 2014
50 54Wednesday, July 16, 2014
1
0.3
0.3
0.3
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Title
Ite m
Ite mItem
D D
P a ge # R e v.
P a ge #P ag e#
1
6
TitlePag e#
TitleT itle
HW
D at e
D at e I ssu e D es c riptio n
D at eD ate
2013/10/8
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
COMPAL
4
Iss u e D esc rip tionIte m
Iss u e D esc rip tionIss u e D esc rip tion
Follow intel reference circuit.
3
Add CC100, RC300 on CPU pin AC4, net name is PM_TEST_RST
2
So lu tion D escrip t io n
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.So lu tion D escrip t io n
R e v.Re v .
0.2(X01)
2
3
4
C C
5
6
7
B B
27
36
HW
HW
2013/10/8
2013/10/8
COMPAL
COMPAL
Dell drop POA function.
Dell drop POA function.
IC version changed. VMM2320 circuit change:
Follow EMC suggestion Change LI1,LI2,LI3,LI4,LI5,LI6,LI7,LI8,LI9,LV3,LV6,LV9,LV12,LV27
reserved for S3 within 2s , system shutdown issue debug.
board ID change. RE79 change to 130KCOMPAL2013/10/9HW36
follow intel latest design guide. pop RE56 and change from 8.2K to 10K , it's RESET_OUT# pull down
Change JUSH1 from 26 pin to 20 pin, pin define follow E5
remove POA_WAKE# off page symbol remove POA_ON/OFF#,make UE2.B62 to be NC pin
1. UV8 from VMM2320 change to VMM 2330 (SA00007G800)
2. UV8 pin J3, E5 to +1.05V_RUN
3. VMM_SPI_WP# reserved RV517, 2.2K resistor PU to +3.3V_RUN_VMM
4. VMM_GPIO4,reserved RV518, 2.2K resistor PU to +3.3V_RUN_VMM
5. VMM_GPIO5 reserved RV519, 2.2K resistor PU to +3.3V_RUN_VMM
6. add QV20,CZ69,RV210,RV212,QV21 external FET switch circuit
7. UV8 pin B5, B6 change to +3.3V_RUN_VMM
8. LP_CTL add RV516, 2.2K resistor PU to +3.3V_RUN_VMM
9. Depop RV73
10. add LP_EN on UV8.A5 (10/18)
11. depop QV20,CZ69,RV210,RV212, QV21 external FET switch circuit (10/24)
12.RPV2 pin1 & pin2 NC (11/4)
From SM070003K00 (S COM FI_ CHILISIN CMMI21T-900Y-N) To SM070003Y00 (S COM FI_ MURATA DLW21HN900HQ2L)
add RC26, , reserved RC27.
resistor
0.2(X01)
0.2(X01)
0.2(X01)
0.2(X01)COMPAL2013/10/9HW22
0.2(X01)COMPAL2013/10/9HW23
0.2(X01)COMPAL2013/10/9HW9
0.2(X01)
0.2(X01)COMPAL2013/10/14HW8 36
RF requirement. add CC14, CC15 and move CC12, CC13 to behind the resistor (RC72)7 HW 2013/10/16 COMPAL 0.2(X01)9
change all ESD diode CPN change DI2, DI3, DI5, DV4 from SCA00001100(S ZEN ROW PJDLC05C 3P C/A SOT23) to SC600001600(S DIO ROW AZC199-02S.R7G C/C SOT23 ESD) change DI1,DI6,DI4 from SC300002800(S DIO(BR) TVWDF1004AD0 DFN ESD) to SC300002C00(S DIO(BR) L05ESDL5V0NA-4 SLP2510P8 ESD) change DA1,DA2,DA3,DA6,DA7 from SCA00001L00(S ZEN ROW L30ESDL5V0C3-2 C/A SOT23 ESD) to SCA00002900(S ZEN ROW L03ESDL5V0CC3-2 C/A SOT-23 ESD)
A A
0.2(X01)COMPAL2013/10/17HW20,23,31,3210 follow ESD recommend list.
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
EE P.I.R (1/3)
EE P.I.R (1/3)
EE P.I.R (1/3)
LA-A911P
LA-A911P
LA-A911P
51 55Wednesday, July 16, 2014
51 55Wednesday, July 16, 2014
51 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Title
Ite m
Ite mItem
D D
P a ge # R e v.
P a ge #P ag e#
TitlePag e#
TitleT itle
D at e
D at e I ssu e D es c riptio n
D at eD ate
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
4
Iss u e D esc rip tionIte m
Iss u e D esc rip tionIss u e D esc rip tion
for UMA DOCK configure, it support has non-VPRO configure.
3
add PJP33, PJP34 UC3, CC7, RC50, RC55, RPC12, UZ7, CZ64 change to VPRO@ 0.2(X01)2013/10/17 COMPAL11 HW7,38
2
So lu tion D escrip t io n
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.So lu tion D escrip t io n
R e v.Re v .
12
13
14
15
C C
B B
38
39
20
30,36
HW
HW
HW
HW
2013/10/17
2013/10/17
2013/10/17
2013/10/17
COMPAL
COMPAL
COMPAL
COMPAL
power doesn't split VPRO & NPRO BOM. add RZ41, RZ42, reserve it for VPRO & NVPRO option.
SSI design will cause LED behavior error.
To solve Line-on HDD dirty shut down issue.
follow Dell requirement.
follow ESD recommend. LZ1 change from SM070001N00 to SM070003Y00 0.2(X01)COMPAL2013/10/18HW2316
add GPIO pin for DIMM quantity detection. add DIMM_DET on UC1.U4 to replace PCH_GPIO48, remove 0.2(X01)COMPAL2013/10/24HW1217
debug usage. add RC301 0.2(X01)COMPAL2013/10/24HW618
reserve it to prevent PCH_PLTRST# floating when power on
New SIM connector has no this pin. remove UIM_DET on JNGFF2 pin58 0.2(X01)COMPAL2013/10/29HW3020
it's designed for Goliad, Houston doesn't need.
To solve WWAN can not detec issue.COMPAL2013/10/29HW3022
remove QZ5, QZ7.2 & QZ3.2 change to SYS_LED_MASK#
add UN3, CN3, CN4, PJP7 and reserved it.
add back SUS_ON, change +3.3V_SUS control pin to SIO_SLP_S4#
1. UL3.3 from SIO_SLP_S4# to SUS_ON
2. UE2.B23 SUS_ON_EC , RPE10.2 SUS_ON
3. add RE282(Pop), RE281(depop)
4. add RE279, RE280 ( dock only)
5. UE2.B9 RUN_ON_EC
add RC304, 100K pull down, on PCH_PLTRST#_EC 0.2(X01)COMPAL2013/10/28HW919
remove RZ1 0.2(X01)COMPAL2013/10/29HW2321
Add RZ43, 100k pull up for WWAN_PWR_EN 0.2(X01)
0.2(X01)
0.2(X01)
0.2(X01)
0.2(X01)
2013/10/2923 COMPAL for support VPRO & NVPRO BOM option. remove PJP33, PJP34, PJP19
2013/10/29 COMPAL To solve backdrive issue. Change TPM_PIRQ# pull up ( RC247) to +3.3V_RUN from +3.3V_ALW_PCH 0.2(X01)24 12 HW
2013/10/2925 COMPAL Dell request. add RZ48, RZ49, QZ12
A A
add RZ44, RZ46, RZ47
depop UZ5, UZ6, RZ21, RZ22, CZ35,RC91 (11/4) add RZ51, change QZ12 from 3904 to 3906. make RPE6 to be NC pin, add RE88 (11/4)
0.2(X01)38 HW
0.2(X01)37 HW
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
EE P.I.R (2/3)
EE P.I.R (2/3)
EE P.I.R (2/3)
LA-A911P
LA-A911P
LA-A911P
52 55Wednesday, July 16, 2014
52 55Wednesday, July 16, 2014
52 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Title
Ite m
Ite mItem
D D
P a ge # R e v.
P a ge #P ag e#
TitlePag e#
TitleT itle
D at e
D at e I ssu e D es c riptio n
D at eD ate
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
COMPAL Dell doesn't support MODPHY. add PJP36, depop QZ6, QZ10, RZ16, RZ5, CZ25, CZ38 0.2(X01)26 30 HW 2013/10/30
4
Iss u e D esc rip tionIte m
Iss u e D esc rip tionIss u e D esc rip tion
3
2
So lu tion D escrip t io n
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.So lu tion D escrip t io n
R e v.Re v .
27 28
2128
2129
C C
B B
HW 2013/11/04
2013/11/04HW
2013/11/05HW1230
HW 2013/11/06 COMPAL For SATA repeater setting RN9,RN11,RN13,RN16 pop 0ohm 0.2(X01)32 20
HW 2013/11/06 COMPAL For EMI request RL21~ RL28 change to 5.6 ohm33 28 0.2(X01)
HW 2013/11/20 COMPAL follow vender suggest to solve "Bo" noise
COMPAL 0.2(X01)
COMPAL
SSI design will cause LED behavior error.
EMC request.
follow vender suggestion. It's for 15KV ESD fail issue.
GPIO 14 is sus power well, it has risk to cause back drive.
follow vender request.HW 2013/11/05 COMPAL RZ43 from 100K change to 0 ohm 0.2(X01)31 30
issue
follow vender suggestCOMPAL2013/11/20HW12,2235
To solve CRT display jitter issueCOMPAL2013/11/27HW2236
Change QL1, QL2 contorl pin from MASK_BASE_LEDS# to SYS_LED_MASK#
Add RA42, RA43.
add CA12, CA13 change DA1, DA2, DA3, DA4 from GNDA to GND
move TPM_PIRQ# from PCH_GPIO14 to PCH_GPIO17, add T21 on PCH_GPIO14 0.2(X01)
1.UA1 pin22 add RA45 0 ohm PU to +3.3V_RUN_AUDIO
2.UA1 pin21 add RA44 100k ohm to GND
2.UC1.F2 &RPC8.3 change name from I2C0_SDA to PCH_GPIO4
3.UC1.F3 &RPC8.4 change name from I2C0_SCL to PCH_GPIO5
4.UC1.G4 &RPC8.1 change name from I2C1_SDA_VMM to PCH_GPIO6
5.UC1.F1 &RPC8.2 change name from I2C1_SCL_VMM to PCH_GPIO7
6.RPV2.1 connect to I2C1_SDA_VMM
8.RPV2.2 connect to I2C1_SCL_VMM
2.CV90,CV101 change from 1uF to 10uF
1.POP RE88,UZ6,RE51
2.remove QZ12,RZ48,RZ49,RZ50
0.2(X01)COMPAL
0.2(X01)COMPAL2013/11/05HW
0.2(X01)34 21
0.2(X01)1.RPC8 change from 2.2k to 10k
0.2(X01)1.LV23,LV25 change from BLM15AX102SN1D to BLM15PX181SN1D
0.2(X01)Base on Pre-PT RSMRST EA resultCOMPAL2013/11/27HW36,3737
Change YC1 from SJ100001K00(S CRYSTAL 32.768KHZ Q13FC1350000400) to SJ10000LD00(S CRYSTAL 32.768KHZ 12.5PF 9H03220008)
follow vender suggestionCOMPAL2013/12/10HW2240
A A
from SM01000N400(S SUPPRE_ MURATA BLM15AX102SN1D 0402) to SM01000NO00(S SUPPRE_MURATA BLM15PX181SN1D 0402)
2. change CV82, CV94 from 1uF to 10uF
3. UV8 pin D3 from +1.05V_VMM_VDDTX to+1.05V_VMM_VDD.
4. UV8 Pin H3, E10, H11 change to NC
5. Change UV8 pin B5, B6 from +3.3V_RUN_VMM to +3.3V_RUN_VDDIO
0.2(X01)follow intel DG, ESR MAX=50 ohmCOMPAL2013/11/29HW638
0.2(X01)Change RL21~RL28 from 5.6K to 2.2Kbase on LAN EA result to modify R valueCOMPAL2013/11/29HW2839
0.2(X01)1. change LV22,LV24
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
EE P.I.R (3/3)
EE P.I.R (3/3)
EE P.I.R (3/3)
LA-A911P
LA-A911P
LA-A911P
53 55Wednesday, July 16, 2014
53 55Wednesday, July 16, 2014
53 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Title
Ite m
Ite mItem
D D
P a ge # R e v.
P a ge #P ag e#
TitlePag e#
TitleT itle
D at e
D at e I ssu e D es c riptio n
D at eD ate
2013/12/18 COMPAL To solve Power leakage issue. Change R272 from 10K to 100K, and pull up to +3.3V_ALW2 0.2(X01)41 34 HW
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
4
Iss u e D esc rip tionIte m
Iss u e D esc rip tionIss u e D esc rip tion
3
2
So lu tion D escrip t io n
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.So lu tion D escrip t io n
R e v.Re v .
42
COMPAL Base on CRT EA result change CV51, CV52, CV53 from 12pF to 2.2pF 0.2(X01)43 26 HW 2013/12/18
C C
47
B B
HW 2013/12/27 COMPAL follow xtal vender suggest
COMPAL2014/02/06HW38
HW25
COMPAL2014/02/0648
COMPAL2014/02/27HW2950
COMPAL2014/03/03HW9,1651
follow ESD/vender request21 HW 2013/12/18 COMPAL 1. change RA42, RA43 to LA10, LA1 SM01000NA00(S SUPPRE_
For MODPHY power rail contril by JUMP directly
Base on PS8338 datasheet, PI0 have 2 level, PI1 have 3 level
EC request, for Delray common code reserved. add RE283(@)COMPAL2014/02/10HW3649
EMI test fail , back to SSI SD card connector.
follow intel DG 1.2
MURATA BLM15PX330SN1D 0402)
2. change RA7, RA8 from 16 to 24.9 ohm
3. DA1 &DA3 change from SCA00002900 to SCA00001B00(S ZEN ROW AZ5123-02S.R7G 3P C/A SOT23)
4.CA4&CA1 change from 220pF(@EMC@) to 680pF(EMC@)
RC33&RC34 change from 1k ohm to 499 ohmFollow Intel CRB schematic2013/12/27 0.2(X01)COMPALHW745
1. CC8,CC11 change from 18pF to 15pF
2. CV113,CV115 change from 22pF to 18pF,RV81 change from 0ohm to 820ohm
3. CC1,CC2 change from 18pF to 8pF
1.change PJP36 pin1 from +1.05V_M to +1.05V_RUN
2.depop QZ6, QZ10, RZ16, RZ5, CZ25, CZ38
For PI0, delete RV66 For PI1, add RV100 PD to GND
change JSD1 from TAITW_PSDCT6-20GLBS1NN4H_19P-T to ALPS_SCDADA0101_19P_NR
1.reserved 0.47uF for +PCH_VCCDSW3_3 , near CPU AH10 pin
2.add 10K pull high to +PCH_VCCDSW3_3 for PM_LANPHY_ENABLE, leave RPC1. pin 7 NC
0.2(X01)
0.2(X01)Depop RN9,RN13For SATA repeater settingCOMPAL2013/12/18HW2044
0.2(X01)46 6,7,22
0.3(X01)
0.3(X01)
0.3(X01)
0.3(X01)
0.3(X01)
3052
54 7 HW 2014/05/09 COMPAL for SMT open soldering issue JSPI1 change from TYCO_2-2041070-0_20P-T to E-T_6705K-Y20N-00L_20P
55 9 HW 2014/05/09 COMPAL Follow INTEL XDP DG CFG3 add RC305(XDP@) 1k PD 0.4(X02)
A A
intel Wigig need 32K clock when DSxCOMPAL2014/03/05HW
for EMI requsetCOMPAL2014/03/05HW3453 0.3(X01)
1.Add UZ11&RZ56(@)&RZ57
2.JNGFF1 change to WIGIG_32KHZ from SUSCLK
3.JNGFF2.60 change to NC from SUSCLK
1. pop R273,R6,R41,C319,C42,C43
2.R273 change from 33 ohm to 10 ohm
3.C319 change from 4.7pF to 12 pF
0.3(X01)
0.4(X02)
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
EE P.I.R (3/3)
EE P.I.R (3/3)
EE P.I.R (3/3)
LA-A911P
LA-A911P
LA-A911P
54 55Wednesday, July 16, 2014
54 55Wednesday, July 16, 2014
54 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
5
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )
V ersio n C han ge L ist ( P . I . R . L ist )V ersio n C han ge L ist ( P . I . R . L ist )
R e qu est
R e qu est
Title
Ite m
Ite mItem
D D
57 For Display priority issueCOMPAL2014/05/16HW25 add QV11 & pop RV52 0.4(X02)
P a ge # R e v.
P a ge #P ag e#
3956 For LED brightness measure RZ25&RZ33 change from 390 ohm to 220 ohm 0.4(X02)COMPAL2014/05/09HW
TitlePag e#
TitleT itle
D at e
D at e I ssu e D es c riptio n
D at eD ate
2014/05/16HW3658 For ST Board ID RE79 change from 130K to 33K 0.4(X02)COMPAL
R e qu estRe q u e st O w ner
O w ner
O w nerO w ner
4
Iss u e D esc rip tionIte m
Iss u e D esc rip tionIss u e D esc rip tion
3
2
So lu tion D escrip t io n
So lu tion D escrip t io nSo lu tion D escrip t io n
1
R e v.So lu tion D escrip t io n
R e v.Re v .
59 For HSW CPU no support Intel WigigCOMPAL2014/05/20HW30 0.4(X02)
For ESD requestCOMPAL2014/05/2060 Add CC101(@EMC@) 0.4(X02)HW9
For ESD request Add CZ68(EMC@) 0.4(X02)COMPAL2014/05/2061 HW30
For BDW & HSW CPU detect 1. Net name change from PCH_GPIO67 to CPU_SEL
C C
2014/07/1HW3664 1.0(A00)RE79 change from 33K to 1KFor MP Board IDCOMPAL
65 6 HW 2014/07/1 COMPAL Service Mode Switch modify Change RC2,SW1 to BDW@,RC301 to HSW@ 1.0(A00)
66 32 HW 2014/07/1 COMPAL Change USB Power SW P/N for wake up issue. Change UI3 P/N to TPS2544 1.0(A00)
67 28 HW 2014/07/1 COMPAL
68 29 HW 2014/07/1 COMPAL
B B
For LED brightness measure RZ25/RZ33/RZ27/RZ34 change from 220 ohm to 390ohm 0.4(X02)HW3963 COMPAL2014/05/20
WLAN can't recognize during enable Unobtrusive mode(BITS152312)
JSD1 PAD issue for DFX
Depop UZ11
2. add RC163(@) & RC306
Add 1M PU (RL29,RL30) on LOM_SPD100LED_ORG# & LOM_SPD10LED_GRN# 1.0(A00)
Change JSD1 from ALPS_SCDADA0101_NR to T-SOL_156-2000302608_NR-S 1.0(A00)
0.4(X02)COMPAL2014/05/20HW1262
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
EE P.I.R (3/3)
EE P.I.R (3/3)
EE P.I.R (3/3)
LA-A911P
LA-A911P
LA-A911P
55 55Wednesday, July 16, 2014
55 55Wednesday, July 16, 2014
55 55Wednesday, July 16, 2014
1
0.5
0.5
0.5
Loading...