AS Address strobe input
AS serves to demultiplex the address/data
bus. The falling edge of AS latches the address on AD0–AD7. This demultiplexing
process is independent of the CS signal.
For DIP, SOIC, and PLCC packages with
MOT=VCC, the AS input is provided a signal similar to ALE in an Intel-based system.
DS Data strobe input
For DIP, SOIC, and PLCC packages with
MOT=V
SS
, the DS input is provided a signal similar to RD, MEMR, or I/OR in an
Intel-based system. The falling edge on DS
is used to enable the outputs during a read
cycle.
For the PLCC package, when MOT = VCC,
DS controls data transfer during a bq4285
bus cycle. During a read cycle, the bq4285
drives the bus after the rising edge on DS.
During a write cycle, the falling edge on DS
is used to latch write data into the chip.
R/W
Read/write input
For DIP, SOIC, and PLCC packages with
MOT=VSS, R/W is provided a signal similar to WR, MEMW, or I/OW in an Intelbased system. The rising edge on R/W
latches data into the bq4285.
For the PLCC package, when MOT = VCC,
the level on R/W identifies the direction of
data transfer. A high level on R/W indicates a read bus cycle, whereas a low on
this pin indicates a write bus cycle.
INT
Interrupt request output
INT is an open-drain output. INT is asserted low when any event flag is set and
the corresponding event enable bit is also
set. INT becomes high-impedance
whenever register C is read (see the Control/Status Registers section).
RST
Reset input
The bq4285 is reset when RST is pulled
low. When reset, INT becomes highimpedance, and the bq4285 is not accessible. Table 4 in the Control/Status Registers
section lists the register bits that are
cleared by a reset.
Reset may be disabled by connecting RST
to VCC. This allows the control bits to retain their states through powerdown/power-up cycles.
SQW Square-wave output
SQW may output a programmable frequency square-wave signal during normal
(V
CC
valid) system operation. Any one of
the 13 specific frequencies may be selected
through register A. This pin is held low
when the square-wave enable bit (SQWE)
in register B is 0 (see the Control/Status
Registers section).
BC 3V backup cell input
BC should be connected to a 3V backup cell
for RTC operation and storage register nonvolatility in the absence of power. When
V
CC
slews down past VBC(3V typical), the
integral control circuitry switches the
power source to BC. When VCCreturns
above VBC, the power source is switched to
VCC.
Upon power-up, a voltage within the V
BC
range must be present on the BC pin for
the oscillator to start up.
X1–X2 Crystal inputs
The X1–X2 inputs are provided for an external 32.768Khz quartz crystal, Daiwa
DT-26 or equivalent, with 6pF load capacitance. A trimming capacitor may be necessary for extremely precise time-base generation.
CE
IN
External RAM chip enable input,
active low
CE
IN
should be driven low to enable the
controlled external RAM. CEINis internally
pulled up with a 50KΩresistor.
CE
OUT
External RAM chip enable output,
active low
When power is valid, CE
OUT
reflects CE
IN.
V
OUT
Supply output
V
OUT
provides the higher of VCCor VBC,
switched internally, to supply external RAM.
V
CC
+5V supply
V
SS
Ground
3
Jan.1999 D
bq4285