INTEGRATED CIRCUITS
DATA SH EET
TDA8540
4 × 4 video switch matrix
Product specification
Supersedes data of April 1993
File under Integrated Circuits, IC02
Philips Semiconductors
1995 Feb 06
Philips Semiconductors Product specification
4 × 4 video switch matrix TDA8540
FEATURES
• I2C-bus or non-I2C-bus mode (controlled by
DC voltages)
• S-VHS or CVBS processing
• 3-state switches for all channels
• Selectable gain for the video channels
• sub-address facility
• Slave receiver in the I2C mode
• Auxiliary logic outputs for audio switching
• System expansion possible up to 7 devices
(28 sources)
• Static short-circuit proof outputs
• ESD protection.
APPLICATIONS
GENERAL DESCRIPTION
The TDA8540 has been designed for switching between
composite video signals, therefore the minimum of four
input lines are provided as requested for switching
between two S-VHS sources. Each of the four outputs can
be set to a high impedance state, to enable parallel
connection of several devices.
• Colour Television (CTV) receivers
• Peritelevision sets
• Satellite receivers.
QUICK REFERENCE DATA
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V
CC
I
CC
I
SO
supply voltage 7.2 − 8.8 V
supply current − 20 30 mA
isolation ‘OFF’ state at f = 5 MHz 60 80 − dB
B 3 dB bandwidth 12 −−MHz
α
ct
crosstalk attenuation between
60 70 − dB
channels
ORDERING INFORMATION
TYPE
NUMBER
NAME DESCRIPTION VERSION
PACKAGE
TDA8540 DIP20 plastic dual in-line package; 20 leads (300 mil) SOT146-1
TDA8540T SO20 plastic small outline package; 20 leads; body width 7.5 mm SOT163-1
1995 Feb 06 2
Philips Semiconductors Product specification
4 × 4 video switch matrix TDA8540
BLOCK DIAGRAM
handbook, full pagewidth
12
IN3
10
IN2
8
IN1
6
IN0
13
V
CC
DGND
AGND
20
9
PEAK-
CLAMP
PEAK-
CLAMP
PEAK-
CLAMP/
BIAS
PEAK-
CLAMP/
BIAS
CL0 to CL1
SUPPLY
power reset
SWITCH MATRIX
2
DECODER
1 OF 4
S0 S1 S2 SCL SDA
DECODER
1 OF 4
11 7 5 18 19
DECODER
1 OF 4
2
C RECEIVER
I
4444
DECODER
1 OF 4
2222
V
G0 to G3
4
TDA8540
CC(D0,1)
GAIN
GAIN
GAIN
GAIN
V
CC(D2,3)
415
DRIVER
DRIVER
DRIVER
DRIVER
EN0 to EN3
4
3
2
1
0
MLA279 - 2
3
OUT3
1
OUT2
14
OUT1
16
OUT0
17
D1
D0
2
1995 Feb 06 3
Fig.1 Block diagram.
Philips Semiconductors Product specification
4 × 4 video switch matrix TDA8540
PINNING
SYMBOL PIN DESCRIPTION
OUT2 1 video output 2
D0 2 control output 0
OUT3 3 video output 3
V
CC(D2,3)
S2 5 sub-address input 2
IN0 6 video input 0 (CVBS or
S1 7 sub-address input 1
IN1 8 video input 1 (CVBS or
AGND 9 analog ground
IN2 10 video input 2 (CVBS or luminance
S0 11 sub-address input 0
IN3 12 video input 3 (CVBS or luminance
V
CC
OUT1 14 video output 1
V
CC(D0,1)
OUT0 16 video output 0
D1 17 control output 1
SCL 18 serial clock input
SDA 19 serial data input/output
DGND 20 digital ground
4 driver supply voltage; for
drivers 2 and 3
chrominance signal)
chrominance signal)
signal)
signal)
13 general supply voltage
15 driver supply voltage; for
drivers 0 and 1
handbook, halfpage
V
1
OUT2
D0
OUT3
CC(D2,3)
S2
IN0
S1
IN1
AGND
IN2
2
3
4
5
TDA8540
6
7
8
9
10
MLA277 - 2
20
19
18
17
16
15
14
13
12
11
Fig.2 Pinning configuration.
DGND
SDA
SCL
D1
OUT0
V
CC(D0,1)
OUT1
V
CC
IN3
S0
1995 Feb 06 4
Philips Semiconductors Product specification
4 × 4 video switch matrix TDA8540
FUNCTIONAL DESCRIPTION
The TDA8540 is controlled via a bidirectional I2C-bus.
3 bits of the I2C address can be selected via the address
pin, thus providing a facility for parallel connection of
7 devices.
Control options via the I2C-bus:
• The input signals can be clamped at their negative peak
(top sync).
• The gain factor of the outputs can be selected between
1× or 2×.
• Each of the four outputs can individually be connected
to one of the four inputs.
• Each output can individually be set in a high impedance
state.
• Two binary output data lines can be controlled for
switching accompanying sound signals.
The SDA and SCL pins (pins 19 and 18) can be connected
2
to the I
C-bus or to DC switching voltage sources. Address
inputs S0 to S2 (pins 11, 7 and 5) are used to select
sub-addresses or switching to the non-I2C mode. Inputs
S0 to S2 can be connected to the supply voltage (HIGH) or
the ground (LOW). In this way no peripheral components
are required for selection.
2
Table 1 I
C-bus sub-addressing
SUB-ADDRESS
S2 S1 S0
A2 A1 A0
LLL000
LLH001
LHL010
LHH011
HLL100
HLH101
HHL110
2
H H H non I
2
C-bus control
I
C addressable
After power-up the outputs are initialized in the high
impedance state, and D0 and D1 are at a LOW level.
Detailed description of the I2C-bus specification, with
applications, is given in brochure
use it”
. This brochure may be ordered using the code
“The I2C-bus and how to
9398 393 40011.
The TDA8540 is aslave receiver and the protocol is given
in Table 2.
Table 2 The TDA8540 protocol
SEQUENCE
(1)
S
SLV
(2)
(3)
A
SUB A
(3)
DATA A
(3)
DATA A
Notes
1. S = START condition.
2. Data transmission to the TDA8540 starts with the slave address (SLV).
3. A = acknowledge bit, generated by TDA8540.
4. P = STOP condition.
Table 3 Data transmission to the TDA8540 begins with SLV
A6
MSB
1001A2
A5 A4 A3 A2 A1 A0
(1)
A1
(1)
Notes
1. A2 to A0: pin programmable slave address bits.
2. R/
W = 0; write only.
After the SLV, a second byte, SUB, is required for selecting the functions, as shown in Table 4.
A0
(1)
(3)
R/W
LSB
(2)
0
(4)
P
1995 Feb 06 5