AC Characteristics t
r
e
t
f
e
20 ns, T
A
e
25§C
Typ
Tested Design
Symbol Parameter Conditions
(Note 4)
Limit Limit Units
(Note 5) (Note 6)
f
CLK
Clock Frequency MIN 10 kHz
(Note 12) MAX 400 kHz
t
D1
Rising Edge of Clock C
L
e
100 pF 650 1000 ns
to ‘‘DO’’ Enabled
t
r
Comparator Response Not Including 2a1 ms 1/f
CLK
Time (Note 13) Addressing Time
Clock Duty Cycle MIN 40 %
(Note 10) MAX 60 %
t
SET-UP
CS Falling Edge or MAX 250 ns
Data Input Valid to
CLK Rising Edge
t
HOLD
Data Input Valid after MIN 90 ns
CLK Rising Edge
t
pd1,tpd0
CLK Falling Edge to MAX C
L
e
100 pF 650 1000 ns
Output Data Valid
(Note 11)
t1H,t
0H
Rising Edge of CS to MAX C
L
e
10 pF, R
L
e
10k 125 250 ns
Data Output Hi-Z C
L
e
100 pF, R
L
e
2k 500 500 ns
(see TRI-STATE Test Circuits)
C
IN
Capacitance of Logic 5 pF
Input
C
OUT
Capacitance of Logic 5 pF
Outputs
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when
operating the device beyond its specified operating conditions.
Note 2: All voltages are measured with respect to ground.
Note 3: Internal zener diodes (approx. 7V) are connected from V
a
to GND and VCCto GND. The zener at Vacan operate as a shunt regulator and is connected
to V
CC
via a conventional diode. Since the zener voltage equals the A/D’s breakdown voltage, the diode ensures that VCCwill be below breakdown when the
device is powered from V
a
. Functionality is therefore guaranteed for Vaoperation even though the resultant voltage at VCCmay exceed the specified Absolute
Max of 6.5V. It is recommended that a resistor be used to limit the max current into V
a
.
Note 4: Typicals are at 25
§
C and represent most likely parametric norm.
Note 5: Tested and guaranteed to National AOQL (Average Outgoing Quality Level).
Note 6: Guaranteed, but not 100% production tested. These limits are not used to calculate outgoing quality levels.
Note 7: Total unadjusted error includes comparator offset, DAC linearity, and multiplexer error. It is expressed in LSBs of the threshold DAC’s input code.
Note 8: For V
IN
(b)tVIN(a) the output will be 0. Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input
voltages one diode drop below ground or one diode drop greater than the V
CC
supply. Be careful, during testing at low VCClevels (4.5V), as high level analog inputs
(5V) can cause this input diode to conductÐespecially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward
bias of either diode. This means that as long as the analog V
IN
or V
REF
does not exceed the supply voltage by more than 50 mV, the output code will be correct. To
achieve an absolute 0 V
DC
to5VDCinput voltage range will therefore require a minimum supply voltage of 4.950 VDCover temperature variations, initial tolerance
and loading.
Note 9: Leakage current is measured with the clock not switching.
Note 10: A 40% to 60% clock duty cycle range ensures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of
these limits then 1.6 mS
s
CLK Lows60 mS and 1.6 m SsCLK HIGH
s
%
.
Note 11: With CS
low and programming complete, D0 is updated on each falling CLK edge. However, each new output is based on the comparison completed 0.5
clock cycles prior (see
Figure 5
).
Note 12: Error specs are not guaranteed at 400 kHz (see graph: Comparator Error vs. f
CLK
).
Note 13: See text, section 1.2.
Note 14: Human body model, 100 pF discharged through a 1.5 kX resistor.
Note 15: Because the reference ladder of the ADC0852 is internally connected to V
CC
, ladder resistance cannot be directly tested for the ADC0852. Ladder
current is included in the ADC0852’s supply current specification.
4