TL/F/9525
54F/74F377 Octal D Flip-Flop with Clock Enable
May 1995
54F/74F377
Octal D Flip-Flop with Clock Enable
General Description
The ’F377 has eight edge-triggered, D-type flip-flops with
individual D inputs and Q outputs. The common buffered
Clock (CP) input loads all flip-flops simultaneously, when the
Clock Enable (CE
) is LOW.
The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop’s Q output. The CE
input must be stable only one setup time prior
to the LOW-to-HIGH clock transition for predictable operation.
Features
Y
Ideal for addressable register applications
Y
Clock enable for address and data synchronization
applications
Y
Eight edge-triggered D flip-flops
Y
Buffered common clock
Y
See ’F273 for master reset version
Y
See ’F373 for transparent latch version
Y
See ’F374 for TRI-STATEÉversion
Y
Guaranteed 4000V minimum ESD protection
Commercial Military
Package
Package Description
Number
74F377PC N20A 20-Lead (0.300×Wide) Molded Dual-In-Line
54F377DM (QB) J20A 20-Lead Ceramic Dual-In-Line
74F377SC (Note 1) M20B 20-Lead (0.300×Wide) Molded Small Outline, JEDEC
74F377SJ (Note 1) M20D 20-Lead (0.300×Wide) Molded Small Outline, EIAJ
54F377FM (QB) W20A 20-Lead Cerpack
54F377LM (QB) E20A 20-Lead Ceramic Leadless Chip Carrier, Type C
Note 1: Devices also available in 13×reel. Use suffixeSCX and SJX.
Logic Symbols
TL/F/9525– 1
IEEE/IEC
TL/F/9525– 4
TRI-STATEÉis a registered trademark of National Semiconductor Corporation.
C
1995 National Semiconductor Corporation RRD-B30M75/Printed in U. S. A.