MXIC MX23L12822YC-12, MX23L12822MC-12 Datasheet

FEATURES
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52
36 37 38 39 40 41 42 43
51 50 49 48 47 46 45 44
NC
A0 A1 A2 A3 A4
A5 NC NC
VCC
D0
D16
D1
D17
VSS
VCC
D2
D18
D3
D19
NC NC
D4
D20
D5
D21
VSS
VCC
D6
D22
D7
D23
VSS
A6
A7
A8
A9
A10 A11 A12 A13
NC NC
NC NC NC A21 A20 WORD OE CE NC VSS NC D31/A-1 D15 D30 D14 VSS VCC D29 D13 D28 D12 NC D27 D11 D26 D10 VSS VCC D25 D9 D24 D8 VCC A19 A18 A17 A16 A15 A14 NC NC NC NC
MX23L12822
MX23L12822
128M-BIT (8M x 16 / 4M x 32) MASK ROM WITH PAGE MODE
• Bit organization
- 8M x 16 (byte mode)
- 4M x 32 (double word mode)
• Fast access time
- Random access: 120ns (max.)
- Page access: 30ns (max.)
• Page Size
• Current
- Operating: 75mA (max.)
- Standby: 15uA (max.)
• Supply voltage
- 3.3V±10%
• Package
- 70 pin SSOP (500 mil)
- 86 pin TSOP(2)
PIN CONFIGURATION
70 SSOP
70
A0
2
A1
3
A2
4
A3
5
A4
6
A5
7
VCC
8
P/N:PM0561 REV. 1.5, DEC. 26, 2000
D16
D17 VSS VCC
D18
D19
D20
D21 VSS VCC
D22
D23 VSS
A10
A11
A12
D0
9 10
D1
11 12 13 14
D2
15 16
D3
17 18
D4
19 20
D5
D6
D7
A6 A7 A8 A9
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
MX23L12822
NC
69
A21
68
A20
67
WORD
66
OE
65
CE
64
VSS
63
D31/A-1
62
D15
61
D30
60
D14
59
VSS
58
VCC
57
D29
56
D13
55
D28
54
D12
53
D27
52
D11
51
D26
50
D10
49
VSS
48
VCC
47
D25
46
D9
45
D24
44
D8
43
VCC
42
A19
41
A18
40
A17
39
A16
38
A15
37
A14
36
A13
86 TSOP
1
MX23L12822
ORDER INFORMATION
Part No. Access Time Page Access Time Package MX23L12822MC-12 120ns 30ns 70 pin SSOP MX23L12822YC-12 120ns 30ns 86 pin TSOP
PIN DESCRIPTION
Symbol Pin Function A0~A21 Address Inputs D0~D30 Data Outputs D31/A-1 D31 (Double Word Mode)/ LSB Address (W ord Mode) CE Chip Enable Input OE Output Enab le Input Word Double Word/ W ord Mode Selection VCC Pow er Supply Pin VSS Ground Pin NC No Connection
MODE SELECTION
CE OE Word D31/A-1 D0~D15 D16~D31 Mode Power H X X X High Z High Z - Stand-by L H X X High Z High Z - Active L L H Output D0~D15 D16~D31 Double Word Active L L L Input D0~D15 High Z Word Active
P/N:PM0561
REV. 1.5, DEC. 26, 2000
2
MX23L12822
BLOCK DIAGRAM
A0/(A-1)
A2
A3
A21
CE
WORD
OE
Address
Buffer
Memory
Array
Page
Buffer
Page
Decoder
ABSOLUTE MAXIMUM RATINGS
Item Symbol Ratings V oltage on any Pin Relativ e to VSS VIN -1.3V to 2.0V Ambient Operating Temperature T opr 0°C to 70°C Storage T emperature Tstg -65°C to 125°C
Double
Word/
Word
Output
Buffer
D0
D31/(D15)
Note: Minimum DC v oltage on input or I/O pins is -0.5V. During voltage transitions, inputs may undershoot VSS to -1.3V for periods of up to 20ns. Maximum DC voltage on input or I/O pins is VCC+0.5V. During v oltage transi­tions, input may overshoot VCC to VCC+2.0V for peri­ods of up to 20ns.
DC CHARACTERISTICS (Ta = 0°C ~ 70°C, VCC = 3.3V±10%)
Item Symbol MIN. MAX. Conditions Output High Voltage VOH 2.4V - IOH = -0.4mA Output Low Voltage VOL - 0.4V IOL = 1.6mA Input High Voltage VIH 2.2V VCC+0.3V Input Low Voltage VIL -0.3V 0.8V Input Leakage Current ILI - 5uA 0V, VCC Output Leakage Current ILO - 5uA 0V , VCC Operating Current ICC1 - 75mA tRC = 120ns, all output open,
with normal sequential access
testing pattern Standby Current (TTL) ISTB1 - 1mA CE = VIH Standby Current (CMOS) ISTB2 - 15uA CE>VCC-0.2V Input Capacitance CIN - 10pF Ta = 25°C, f = 1MHZ Output Capacitance COUT - 10pF Ta = 25°C, f = 1MHZ
P/N:PM0561
REV. 1.5, DEC. 26, 2000
3
Loading...
+ 4 hidden pages