256K x 18 Bit Pipelined
BurstRAM Synchronous
Fast Static RAM
The MCM69P819 is a 4M bit synchronous fast static RAM designed to provide
a burstable, high performance, secondary cache for the PowerPC and other
high performance microprocessors. It is organized as 256K words of 18 bits
each. This device integrates input registers, an output register, a 2–bit address
counter, and high speed SRAM onto a single monolithic circuit for reduced parts
count in cache data RAM applications. Synchronous design allows precise cycle
control with the use of an external clock (K).
Addresses (SA), data inputs (DQx), and all control signals except output
enable (G
edge–triggered noninverting registers.
addresses can be generated internally by the MCM69P819 (burst sequence
operates in linear or interleaved mode dependent upon the state of LBO
controlled by the burst address advance (ADV
clock (K) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals.
nous write enable (SW
to all bytes. The two bytes are designated as “a” and “b”. SBa controls DQa and
SBb
asserted with SW
SW
edge–triggered output register and then released to the output buffers at the next
rising edge of clock (K).
operate on a 2.5 or 3.3 V power supply . All inputs and outputs are JEDEC standard JESD8–5 compatible.
The PowerPC name is a trademark of IBM Corp., used under license therefrom.
REV 6
1/20/98
Motorola, Inc. 1998
MOTOROLA FASTSRAM
MCM69P819
1
LBO
ADV
K
ADSC
ADSP
SA
SA1
SA0
FUNCTIONAL BLOCK DIAGRAM
K2
ADDRESS
REGISTER
18
BURST
COUNTER
CLR
2
16
2
18
256K x 18 ARRAY
SGW
SW
SBa
SBb
SE1
SE2
SE3
G
WRITE
REGISTER
a
WRITE
REGISTER
b
K2K
ENABLE
REGISTER
ENABLE
REGISTER
2
DATA–IN
REGISTER
K
18
18
DATA–OUT
REGISTER
DQa – DQb
MCM69P819
2
MOTOROLA FAST SRAM
PIN ASSIGNMENTS
6543217
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
SASASASA
V
DDQ
NCSE2SAADSC
SASASASA
NC
DQbNCVSSNCDQa
DQbNC
V
NCV
DDQ
DQb
NCVSSSGW
V
V
V
DD
DDQ
NCDQb V
NCDQb
DQb V
DDQ
NCDQb
NCDQb VSSSA0
SASA
NC
SASASASA
NC
DDQ
SS
SS
SBbDQbNC
NCV
SS
V
SS
SS
SS
LBO
NCNC
ADSP
SA
SE3
V
DD
V
SS
V
NCSE1V
SS
DQa
V
G
SS
NCADV
V
SS
V
DQa
SS
V
NCV
DD
KV
NC
SW
DD
NC
NC
V
V
V
SS
SS
SS
SS
NCV
NC
NC
DQaSBa
NC
DQaSA1V
NC
NC
DD
V
V
V
V
V
DDQ
NC
NC
NC
DQa
DDQ
DQa
NC
DDQ
DQa
NC
DDQ
NC
DQa
NC
NC
DDQ
V
V
V
V
NC
NC
NC
DDQ
V
SS
NC
NC
DQb
DQb
V
SS
DDQ
DQb
DQb
NC
V
DD
NC
V
SS
DQb
DQb
DDQ
V
SS
DQb
DQb
DQb
NC
V
SS
DDQ
NC
NC
NC
SASASE1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31 3233
DD
SE2
NC
SBa
SBb
NC
94 9397969589889291 9086858710099 9881828384
373834353642433940 41454644
SE3
K
VSSV
SW
SGW
G
ADSP
ADSC
ADV
SA
SA
SA
80
79
NC
78
NC
V
77
DDQ
76
V
SS
NC
75
DQa
74
73
DQa
72
DQa
71
V
SS
70
V
DDQ
69
DQa
68
DQa
V
67
SS
NC
66
V
65
DD
NC
64
DQa
63
DQa
62
V
61
DDQ
V
60
SS
DQa
59
58
DQa
NC
57
NC
56
V
SS
55
V
54
DDQ
NC
53
52
NC
NC
51
50494847
TOP VIEW 119 BUMP PBGA
SASASA
SA
SA1
LBO
SA0
TOP VIEW 100 PIN TQFP
NC
NC
V
SS
DD
V
NC
NC
SASASA
SA
SA
SA
SA
Not to Scale
MOTOROLA FAST SRAM
MCM69P819
3
PBGA PIN DESCRIPTIONS
Pin LocationsSymbolTypeDescription
4BADSCInputSynchronous Address Status Controller: Active low, interrupts any
4AADSPInputSynchronous Address Status Processor: Active low, interrupts any
4GADVInputSynchronous Address Advance: Increments address count in
(a) 6D, 7E, 6F, 7G, 6H, 7K, 6L, 6N, 7P
(b) 1D, 2E, 2G, 1H, 2K, 1L, 2M, 1N, 2P
4FGInputAsynchronous Output Enable Input:
4KKInputClock: This signal registers the address, data in, and all control signals
3RLBOInputLinear Burst Order Input: This pin must remain in steady state (this
2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C,
5C, 6C, 2R, 6R, 2T, 3T, 5T, 6T
4N, 4PSA1, SA0InputSynchronous Address Inputs: These pins must be wired to the two
5L, 3G
(a) (b)
4ESE1InputSynchronous Chip Enable: Active low to enable chip.
2BSE2InputSynchronous Chip Enable: Active high for depth expansion.
6BSE3InputSynchronous Chip Enable: Active low for depth expansion.
4HSGWInputSynchronous Global Write: This signal writes all bytes regardless of the
4MSWInputSynchronous Write: This signal writes only those bytes that have been
ongoing burst and latches a new external address. Used to initiate a
READ, WRITE, or chip deselect.
ongoing burst and latches a new external address. Used to initiate a
new READ, WRITE, or chip deselect (exception — chip deselect does
not occur when ADSP
accordance with counter type selected (linear/interleaved).
DQxI/OSynchronous Data I/O: “x” refers to the byte being read or written
SAInputSynchronous Address Inputs: These inputs are registered and must
SBxInputSynchronous Byte Write Inputs: “x” refers to the byte being written (byte
DD
DDQ
V
SS
NC—No Connection: There is no connection to the chip.
Supply Core Power Supply.
Supply I/O Power Supply.
Supply Ground.
(byte a, b).
Low — enables output buffers (DQx pins).
High — DQx pins are high impedance.
except G
signal not registered or latched). It must be tied high or low.
Low — linear burst counter (68K/PowerPC).
High — interleaved burst counter (486/i960/Pentium).
meet setup and hold times.
LSBs of the address bus for proper burst operation. These inputs are
registered and must meet setup and hold times.
a, b). SGW
Negated high — blocks ADSP
asserted.
status of the SBx
being used, tie this pin high.
selected using the byte write SBx
are being used, tie this pin low.
and LBO.
overrides SBx.
is asserted and SE1 is high).
or deselects chip when ADSC is
and SW signals. If only byte write signals SBx are
pins. If only byte write signals SBx
MCM69P819
4
MOTOROLA FAST SRAM
TQFP PIN DESCRIPTIONS
Pin LocationsSymbol
85ADSCInputSynchronous Address Status Controller: Active low, interrupts any
84ADSPInputSynchronous Address Status Processor: Active low, interrupts any
83ADVInputSynchronous Address Advance: Increments address count in
(a) 58, 59, 62, 63, 68, 69, 72, 73, 74
(b) 8, 9, 12, 13, 18, 19, 22, 23, 24
86GInputAsynchronous Output Enable Input:
89KInputClock: This signal registers the address, data in, and all control signals
31LBOInputLinear Burst Order Input: This pin must remain in steady state (this
32, 33, 34, 35, 44, 45, 46, 47, 48, 49, 50,
80, 81, 82, 99, 100
36, 37SA1, SA0InputSynchronous Address Inputs: These pins must be wired to the two
93, 94
(a) (b)
98SE1InputSynchronous Chip Enable: Active low to enable chip.
97SE2InputSynchronous Chip Enable: Active high for depth expansion.
92SE3InputSynchronous Chip Enable: Active low for depth expansion.
88SGWInputSynchronous Global Write: This signal writes all bytes regardless of the
87SWInputSynchronous Write: This signal writes only those bytes that have been
15, 41, 65, 91V
4, 11, 20, 27, 54, 61, 70, 77V
5, 10, 17, 21, 26, 40,
55, 60, 67, 71, 76, 90
1, 2, 3, 6, 7, 14, 16, 25, 28, 29, 30, 38,
39, 42, 43, 51, 52, 53, 56, 57, 64, 66, 75,
78, 79, 95, 96
TypeDescription
ongoing burst and latches a new external address. Used to initiate a
READ, WRITE, or chip deselect.
ongoing burst and latches a new external address. Used to initiate a
new READ, WRITE, or chip deselect (exception — chip deselect does
not occur when ADSP
accordance with counter type selected (linear/interleaved).
DQxI/OSynchronous Data I/O: “x” refers to the byte being read or written
SAInputSynchronous Address Inputs: These inputs are registered and must
SBxInputSynchronous Byte Write Inputs: “x” refers to the byte being written (byte
DD
DDQ
V
SS
NC—No Connection: There is no connection to the chip.
Supply Core Power Supply.
Supply I/O Power Supply.
Supply Ground.
(byte a, b).
Low — enables output buffers (DQx pins).
High — DQx pins are high impedance.
except G
signal not registered or latched). It must be tied high or low.
Low — linear burst counter (68K/PowerPC).
High — interleaved burst counter (486/i960/Pentium).
meet setup and hold times.
LSBs of the address bus for proper burst operation. These inputs are
registered and must meet setup and hold times.
a, b). SGW
Negated high — blocks ADSP
asserted.
status of the SBx
being used, tie this pin high.
selected using the byte write SBx
are being used, tie this pin low.
and LBO.
overrides SBx.
is asserted and SE1 is high).
or deselects chip when ADSC is
and SW signals. If only byte write signals SBx are