Fairchild Semiconductor 74LVTH543WMX, 74LVTH543WM, 74LVTH543MTCX, 74LVTH543MTC Datasheet

© 2000 Fairchild Semiconductor Corporation DS012448 www.fairchildsemi.com
April 2000 Revised April 2000
74LVTH543 Low Voltage Octal Registered Transceiver with 3-STATE Outputs
74LVTH543 Low Voltage Octal Registered Transceiver
with 3-STATE Outputs
General Description
The LVTH543 data inputs include bush old, eliminati ng the need for external pull-up resistors to hold unused inputs.
This octal registere d transceiver is designed for low-volt­age (3.3V) V
CC
applications, but with the capability to pro-
vide a TTL interface to a 5V environment. The LVTH543 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.
Features
Input and output interface capability to systems at 5V V
CC
Bushold data inputs elimina te the nee d for exte rnal pul l­up resistors to hold unused inputs
Live insertion/extraction per mitt ed
Power Up/Down high impedance provides glitch-free
bus loading
Outputs source/sink 32 mA/+64 mA
Functionally compatible with the 74 series 543
Latch-up performance exceeds 500 mA
Ordering Code:
Device also available in Tape and Reel. Specify by appending s uffix let te r “X” to the ordering code.
Connection Diagram Pin Descriptions
Order Number Package Number Package Description
74LVTH543WM M24B 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide 74LVTH543MTC MTC24 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Pin Names Description
OEAB
, OEBA Output Enable Inputs
LEAB
, LEBA Latch Enable Inputs
CEAB
, CEBA Chip Enable Inputs
A
0–A7
Side A Inputs or 3-STATE Outputs
B
0–B7
Side B Inputs or 3-STATE Outputs
www.fairchildsemi.com 2
74LVTH543
Logic Symbols
IEEE/IEC
Functional Description
The LVTH543 contains two sets of D-type latches, with separate input and output cont rols for each. For data flo w from A to B, for example, the A to B Enable (CEAB
) input must be LOW in order to enter data from the A Port or take data from the B Port as indicated in the Data I/O Control Table. With CEAB
LOW, a low signal on (LEAB) input makes the A to B latches transparent; a subseq uent LOW­to-HIGH transition of the LEAB
line puts the A latches in the storage mode and their outputs no longer change with the A inputs. With CEAB
and OEAB both LOW, the B out­put buffers are active an d reflect the data prese nt on the output of the A latches. C ontrol of data flow from B to A is similar, but using the CEBA
, LEBA and OEBA.
Data I/O Control Table
H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial
Note: A-to-B data flow s hown; B-to-A flow control is t he same, except using CEBA
, LEBA, and OEBA.
Logic Diagram
Please not that this diagram is provided on ly fo r th e understanding of logic operations and should not be used to estimate propagation delays.
Inputs
Latch Status
Output
CEAB
LEAB OEAB Buffers
H X X Latched High Z X H X Latched
L L X Transparent — XXH — High Z L X L Driving
3 www.fairchildsemi.com
74LVTH543
Absolute Maximum Ratings(Note 1)
Recommended Operating Conditions
Note 1: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions
beyond those indica te d m ay adversely affect dev ic e reliability. Functional operation under absolute maxim um rated conditions is not imp lied. Note 2: I
O
Absolute Maximum Rating must be observed.
Symbol Parameter Value Conditions Units
V
CC
Supply Voltage 0.5 to +4.6 V
V
I
DC Input Voltage 0.5 to +7.0 V
V
O
DC Output Voltage 0.5 to +7.0 Output in 3-STATE V
0.5 to +7.0 Output in HIGH or LOW State (Note 2) V
I
IK
DC Input Diode Current −50 VI < GND mA
I
OK
DC Output Diode Current −50 VO < GND mA
I
O
DC Output Current 64 VO > VCCOutput at HIGH State
mA
128 V
O
> VCCOutput at LOW State
I
CC
DC Supply Current per Supply Pin ±64 mA
I
GND
DC Ground Current per Ground Pin ±128 mA
T
STG
Storage Temperature 65 to +150 °C
Symbol Parameter Min Max Units
V
CC
Supply Voltage 2.7 3.6 V
V
I
Input Voltage 0 5.5 V
I
OH
HIGH Level Output Current −32
mA
I
OL
LOW Level Output Current 64
T
A
Free-Air Operating Tempera ture −40 85 °C
t/V Input Edge R ate, V
IN
= 0.8V–2.0V, VCC = 3.0V 0 10 ns/V
Loading...
+ 4 hidden pages