Floating Channel for Bootstrap Operation to +600V
Typically 350mA/650mA Sourcing/Sinking Current
Driving Capability for All Channels
3 Half-Bridge Gate Driver
Extended Allowable Negative V
Signal Propagation at V
Matched Propagation Delay Time Maximum: 50ns
3.3V and 5V Input Logic Compatible
Built-in Shoot-Through Prevention Circuit for All
Channels with 270ns Typical Dead Time
Built-in Common Mode dv/dt Noise Canceling Circuit
Built-in UVLO Functions for All Channels
BS
Swing to -9.8V for
S
=15V
Applications
3-Phase Motor Inverter Driver
Description
The FAN7 388 is a monolithic three half-bridge gate-drive
IC designed for high-voltage, high-speed driving MOSFETs and IGBTs operating up to +600V.
Fairchild’s high-voltage process and common-mode
noise canceling technique provide stable operation of
high-side drivers under high-dv/ dt noise circumstances.
An advanced level-shift circuit allows high-side gate
driver operation up to V
The UVLO circuits prevent malfunction when V
are lower than the specified threshold voltage.
V
BS
Output drivers typically source/sink 350mA/650mA,
respectively, which is suitable for three-phase half-bridge
applications in motor drive systems.
= -9.8V (typical) for VBS =15V.
S
20-SOIC
DD
and
Ordering Information
Operating
Part NumberPackage
FAN7388M
FAN7388MXRoHSTape & Reel
For Fairchild’s definition of “green” Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html.
Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommend ed op erati ng cond iti ons and stres si ng the p arts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The
absolute maximum ratings are stress ratings only. T
SymbolParameterMin.Max.Unit
V
B
V
S
V
HO1,2,3
V
DD
V
LO1,2,3
V
IN
/dtAllowable Offset Voltage Slew Rate50V/ns
dV
S
P
D
θ
JA
T
J
T
STG
Notes:
1. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material).
2. Refer to the following standards:
JESD51-2: Integral circuits thermal test method environmental conditions - natural convection
JESD51-3: Low effective thermal conductivity test board for leaded surface-mount packages.
3. Do not exceed PD under any circumstances.
High-side Floating Supply Voltage of V
High-side Floating Supply Offset Voltage of V
High-side Floating Output Voltage V
Low-side and Logic-fixed Supp ly Voltag e-0.325.0V
Low-side Output Voltage -0.3VDD+0.3V
Logic Input Voltage (HIN1,2,3 and LIN1,2,3)-0.3VDD+0.3V
The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended
operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not
recommend exceeding them or designing to Absolute Maximum Ratings.