Fairchild FAN7388 service manual

FAN7388 3 Half-Bridge Gate-Drive IC
FAN7388 — 3 Half-Bridge Gate-Drive IC
May 2008
Features
Driving Capability for All Channels
3 Half-Bridge Gate DriverExtended Allowable Negative V
Signal Propagation at V
Matched Propagation Delay Time Maximum: 50ns3.3V and 5V Input Logic CompatibleBuilt-in Shoot-Through Prevention Circuit for All
Channels with 270ns Typical Dead Time
Built-in Common Mode dv/dt Noise Canceling CircuitBuilt-in UVLO Functions for All Channels
BS
Swing to -9.8V for
S
=15V
Applications
3-Phase Motor Inverter Driver
Description
The FAN7 388 is a monolithic three half-bridge gate-drive IC designed for high-voltage, high-speed driving MOS­FETs and IGBTs operating up to +600V.
Fairchild’s high-voltage process and common-mode noise canceling technique provide stable operation of high-side drivers under high-dv/ dt noise circumstances.
An advanced level-shift circuit allows high-side gate driver operation up to V
The UVLO circuits prevent malfunction when V
are lower than the specified threshold voltage.
V
BS
Output drivers typically source/sink 350mA/650mA, respectively, which is suitable for three-phase half-bridge applications in motor drive systems.
= -9.8V (typical) for VBS =15V.
S
20-SOIC
DD
and
Ordering Information
Operating
Part Number Package
FAN7388M
FAN7388MX RoHS Tape & Reel
For Fairchild’s definition of “green” Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html.
© 2008 Fairchild Semiconductor Corporation www.fairchildsemi.com FAN7388 • Rev. 1.0.0
20-SOIC -40°C to +125°C
Temperature Range Eco Status Packing Method
RoHS Tube
Typical Application Circuit
+15V
FAN7388 — 3 Half-Bridge Gate-Drive IC
Up to 600V
UU
UL
3-Phase BLDC Motor Controller
VU
VL
WU
WL
Internal Block Diagram
HIN1
1
HIN1
2
LIN1
3
HIN2
4
LIN2
5
HIN3
6
LIN3
7
LO3
8
V
S3
9
HO3
10
V
B3
FAN7388
HO1
LO1
HO2
LO2
GND
20
V
B1
19
V
S1
18
17
16
V
B2
15
V
14
S2
13
V
12
DD
11
V
S1
Q1 Q3
Q5
V
S2
Q4 Q6 Q2
V
S3
Figure 1. 3-Phase BLDC Motor Drive Application
UVLO
R S
R
UHIN
GENERATOR
PULSE
NOISE
CANCELLER
Q1 Q3 Q5
V
S1
3-Phase Inverter
V
S2
Q4 Q6 Q2
DRIVER
Q
I
U
I
V
I
W
V
S3
FAN7388 Rev.00
V
B1
HO1
V
S1
U
V
W
HIN2
HIN3
LIN1
LIN2
LIN3
SCHMITT
TRIGGER INPUT
SHOOT-THOUGH
PREVENTION
CONTROL LOGIC
VDD_UVLO
ULIN
VDD
U Phase Driver
V
DD
VHIN
VLIN
V
DD
WHIN
WLIN
UVLO
DRIVER
DELAY
V Phase Driver
W Phase Driver
V
LO1
GND
V
HO2
V
LO2
V
HO3
V LO3
DD
B2
S2
B3
S3
FAN7388 Rev.01
Figure 2. Functional Block Diagram
© 2008 Fairchild Semiconductor Corporation www.fairchildsemi.com FAN7388 • Rev.1.0.0 2
Pin Configuration
FAN7388 — 3 Half-Bridge Gate-Drive IC
1
HIN1
LIN1
2
HIN2
LIN2
HIN3
LIN3
LO3
V
HO3
V
3
4
5
6
7
8
S3
9
10
B3
FAN7388
FAN7388 Rev.00
Figure 3. Pin Configuration (Top View)
Pin Definitions
Pin # Name Description
1 HIN1 Logic input 1 for high-side gate 1 driver 2 LIN1 Logic input 1 for low-side gate 1 driver 3 HIN2 Logic input 2 for high-side gate 2 driver 4 LIN2 Logic input 2 for low-side gate 2 driver 5 HIN3 Logic input 3 for high-side gate 3 driver 6 LIN3 Logic input 3 for low-side gate 3 driver 7 LO3 Low-side gate driver 3 output 8V
S3
9 HO3 High-side driver 3 gate driver output
10 V
B3
11 GND Ground
12 V
DD
13 LO2 Low-side gate driver 2 output 14 V
S2
15 HO2 High-side driver 2 g ate driver output 16 V
B2
17 LO1 Low-side gate driver 1 output 18 V
S1
19 HO1 High-side driver 1 g ate driver output 20 V
B1
High-side driver 3 floating supply offset voltage
High-side driver 3 floating supply voltage
Logic and all low-side gate drivers power supply voltage
High-side driver 2 floating supply offset voltage
High-side driver 2 floating supply voltage
High-side driver 1 floating supply offset voltage
High-side driver 1 floating supply voltage
20
V
B1
HO1
19
V
18
S1
LO1
17
V
16
B2
HO2
15
V
14
S2
LO2
13
V
12
DD
GND
11
© 2008 Fairchild Semiconductor Corporation www.fairchildsemi.com FAN7388 • Rev.1.0.0 3
Absolute Maximum Ratings
Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be opera­ble above the recommend ed op erati ng cond iti ons and stres si ng the p arts to these levels is not recommended. In addi­tion, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. T
Symbol Parameter Min. Max. Unit
V
B
V
S
V
HO1,2,3
V
DD
V
LO1,2,3
V
IN
/dt Allowable Offset Voltage Slew Rate 50 V/ns
dV
S
P
D
θ
JA
T
J
T
STG
Notes:
1. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material).
2. Refer to the following standards: JESD51-2: Integral circuits thermal test method environmental conditions - natural convection JESD51-3: Low effective thermal conductivity test board for leaded surface-mount packages.
3. Do not exceed PD under any circumstances.
High-side Floating Supply Voltage of V High-side Floating Supply Offset Voltage of V High-side Floating Output Voltage V Low-side and Logic-fixed Supp ly Voltag e -0.3 25.0 V Low-side Output Voltage -0.3 VDD+0.3 V Logic Input Voltage (HIN1,2,3 and LIN1,2,3) -0.3 VDD+0.3 V
Power Dissipation
(1)(2)(3)
Thermal Resistance, Junction-to-ambient 80 °C/W Junction Temperature +150 °C Storage Temperature -55 +150 °C
=25°C, unless otherwise specified.
A
B1,2,3
S1,2,3
-0.3 625.0 V
V
-25 V
B1,2,3
-0.3 V
S1,2,3
+0.3 V
B1,2,3
+0.3 V
B1,2,3
1.8 W
FAN7388 — 3 Half-Bridge Gate-Drive IC
Recommended Operating Conditions
The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.
Symbol Parameter Min. Max. Unit
V
B1,2,3
V
S1,2,3
V
V
HO1,2,3
V
LO1,2,3
V
T
DD
IN
A
High-side Floating Supply Voltage V High-side Floating Supply Offset Voltage 6-V
S1,2,3
+10 V
DD
+20 V
S1,2,3
600 V Supply Voltage 10 20 V High-side Output Voltage V Low-side Output Voltage GND V Logic Input Voltage (HIN1,2,3 and LIN1,2,3) GND V
V
S1,2,3
B1,2,3
DD
DD
V V V
Ambient Temperature -40 +125 °C
© 2008 Fairchild Semiconductor Corporation www.fairchildsemi.com FAN7388 • Rev.1.0.0 4
Electrical Characteristics
V
BIAS (VDD
The V and HO1,2,3.
Symbol Characteristics Condition Min. Typ. Max. Unit
LOW-SIDE POWER SUPPLY SECTION
I
PDD1,2,3
V
V
V
BOOTSTRAPPED POWER SUPPLY SECTION
I
QBS1,2,3
I
PBS1,2,3
V
V
V
GATE DRIVER OUTPUT SECTION
I
LOGIC INPUT SECTION (HIN, LIN)
Note:
4. This parameter is guaranteed by desi gn.
, V
and IO parameters are referenced to GND and V
O
I
QDD
)=15.0V, TA=25°C, unless otherwi se spec ified . The VIN and IIN parameters are refere nced to GND .
BS1,2,3
Quiescent VDD Supply Current V Operating VDD Supply Current for each
Channel V
Supply Under-Voltage Positi ve -goi ng
DDUV+
DDUV-
DDHYS
DD
Threshold V
Supply Under-Voltage Neg ative-going
DD
Threshold V
Supply Under-Voltage Lock out
DD
Hysteresis
Quiescent VBS Supply Current for each Channel
Operating VBS Supply Current for each Channel
BSUV+
BSUV-
BSHYS
I
LK
V
V
O+
I
O-
V
V
V
I
IN+
I
IN-
R
VBS Supply Under-Voltage Positive-going Threshold
VBS Supply Under-Voltage N egativ e-goin g Threshold
VBS Supply Under-Voltage Lockout Hysteresis
Offset Supply Leakage Current V
High-level Output Voltage, V
OH
Low-level Output Voltage, V
OL
(4)
Output HIGH Short-circuit Pulsed Current VO=0V, VIN=5V with PW<10µs 250 350 mA
(4)
Output LOW Short-circuit Pulsed Current VO=15V, VIN=0V with PW<10µs 500 650 mA Allowable Negative VS Pin Voltage for IN
S
Signal Propagation to H
Logic "1" Input Voltage 2.5 V
IH
Logic "0" Input Voltage 1.0 V
IL
BIAS-VO
O
O
Logic "1" Input Bias Current VIN=5V 25 50 µA Logic "0" Input Bias Current Input Pull-down Resistance 100 200 300 KΩ
IN
(4)
and are applicable to the respective outputs LO1,2,3
S1,2,3
=0V or 5V 160 350 µA
LIN1,2,3
=20kHz, rms Value 500 900 µA
f
LIN1,2,3
=Sweep, VBS=15V 7.2 8.2 9.0 V
V
DD
=Sweep, VBS=15V 6.8 7.8 8.5 V
V
DD
=Sweep, VBS=15V 0.4 V
V
DD
V
f
HIN1,2,3
=0V or 5V 50 120 µ A
HIN1,2,3
=20kHz, rms Value 400 800 µA
VDD=15V, VBS=Sweep 7.2 8.2 9.0 V
=15V, VBS=Sweep 6.8 7.8 8.5 V
V
DD
=15V, VBS=Sweep 0.4 V
V
DD
B1,2,3=VS1,2,3
=600V 10 µA
IO=20mA 1.0 V IO=20mA 0.6 V
-9.8 -7.0 V
VIN=0V 2.0 µA
FAN7388 — 3 Half-Bridge Gate-Drive IC
© 2008 Fairchild Semiconductor Corporation www.fairchildsemi.com FAN7388 • Rev.1.0.0 5
Loading...
+ 9 hidden pages