COMPAL LA-5811P Schematics

A
B
C
D
E
MODEL NAME: PCB NAME:
1 1
COMPAL P/N:
NAP00 LA-5811P MB DAA00001P00
Compal confidential
2 2
Penryn + Cantiga + ICH9-M
Schematics Document
Intel CULV (SFF)
DISCRETE VGA N11P-GS1 (Switchable Graphics)
3 3
2009-12-16
Rev: 1.0
4 4
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
D
Date: Sheet of
Compal Electronics, Inc.
Cover Sheet
Cover Sheet
Cover Sheet
LA-5811P
LA-5811P
LA-5811P
E
1.0
1.0
1 58Tuesday, December 29, 2009
1 58Tuesday, December 29, 2009
1 58Tuesday, December 29, 2009
1.0
A
B
C
D
E
ULV
1 1
EMC1402
Page4
Thermal Sensor
Mobile Penym
ULV Dual Core
uFCBGA-956 CPU - SFF
page 4,5,6,7
LCD Conn.
page29
LCD Switch
page28
LVDS
HDMI Conn.
2 2
page31
TMDS
DP Conn.
page32
HD Audio
NVIDIA
N11P-GS1
Engine 600MHz
VRAM DDR3 x 8 1GB(64Mx16)
page 21~27
3.3V 24.576MHz/48Mhz
HDA Codec
ALC665
IO Board IO Board
CRT Conn.
CRT Switch
Memory 900MHz
N11P HDA
page30
page30
LVDS
PCI-Express
16X
port 0
SATA
H_A#(3..35) H_D#(0..63)
FSB
667/800/1066MHz 1.05V
Intel Cantiga
GS45
FCBGA 1363 - SFF
page 8,9,10,11,12,13
DMI X4
Intel ICH9-M
WBMMAP-569 - SFF
Page17,18.19,20
Dual Channel
USB
PCI-Express
SATA HDD
3 3
APA2031
Conn.
page32
LPC
Audio AMP
IO Board
ENE KB926
page37
Phone Jack x3
IO Board
Touch Pad
Int.KBD
page37page39
CK505
Clock Generator ICS9LPRS397
Page16
DDR3-SO-DIMM X 2DDR3 1066MHz 1.5V
BANK 0, 1, 2, 3
USB Conn x 2
IO Board
Power Share USB conn x1
page36
Bluetooth Conn
Card Reader
JMicron JMB380
MINI Card WWAN
Full length MC
MINI Card WLAN
802.11a/b/g/n 1/2 length MC
page33
page35 page35
page33
page33
page 14,15
CMOS Camera 1.3M
Aline FX/ELC
Silion LABS C8051F347
3 IN 1 Conn.
page29
page38
page35
1394 Conn.
SIM Card Conn.
page33
Right light
LED board
Left light
LED board
Power light
Power key board
LOGO light
LOGO board
Function light
Function board
BIOS
4 4
A
B
page37
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
LAN(GbE)
Atheros AR8132
10/100 M
Deciphered Date
Deciphered Date
Deciphered Date
page34
D
RJ45
page34
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Block Diagram
Block Diagram
Block Diagram
LA-5811P
LA-5811P
LA-5811P
E
1.0
1.0
2 58Tuesday, December 29, 2009
2 58Tuesday, December 29, 2009
2 58Tuesday, December 29, 2009
1.0
5
4
3
2
1
D D
Voltage Rails
( O MEANS ON X MEANS OFF )
B+
power plane
+5VALW
+3VALW
VL
+1.8V
+1.5V
+5VS
+3VS
+0.75VS
+VCCP
+CPU_CORE
I2C / SMBUS ADDRESSING
State
DEVICE
EC_SMB_CK1
C C
S0
S1
S3
S5 S4/AC
S5 S4/ Battery only
S5 S4/AC & Battery don't exist
O
O
O
O
O
X
O
O
O
O
X
O
X X
X
X X X
OO
OO
X
X
EC_SMB_DA1
EC_SMB_CK2 EC_SMB_DA2
ICH_SMBCLK ICH_SMBDATA
Battery
CPU THERMAL SENSOR (EMC1402-1-ACZL)
GPU THERMAL SENSOR (ADM1032ARMZ)
GPU INTERNAL THERMAL SENSOR 9E 1 0 0 1 1 1 1 0
Free Fall Sensor 38 0 0 1 1 1 0 0 0
HEX ADDRESS
4C 0 1 0 0 1 1 0 0
4D 0 1 0 0 1 1 0 1
D2CLOCK GENERATOR (EXT.)
1 1 0 1 0 0 1 0
B B
Compal R1 PN CPU-->SA00003I91L(S IC AV80577UG0132M SLGS4 R0 1.3G FCBGA)----->SU4100
Symbol Note :
CPU-->SA00003IA1L(S IC AV80577UG0133M SLGS6 R0 1.3G FCBGA)----->SU7300 NB-->SA00002RQ1L(S IC AC82GS45 SLB92 B3 FCBGA 1363)----->45180131L03,45180131L04 SB-->SA00001YC4L(S IC AM82801IUX SLB8N A FCBGA 569P ICH9M)-->45180131L03,45180131L04
: means Digital Ground
VRAM-->SA00003240L(S IC D3 64M16 H5TQ1G63BFR-12C FBGA 96P)-->45180131L03,45180131L04 VRAM-->SA00003570L(S IC D3 64M16 K4W1G1646E-HC12 FBGA 96P)-->45180131L03,45180131L04 Compal R3 PN
: means Analog Ground
@ : means just reserve , no build CONN@ : means ME part. 45@ : means install after SMT.
A A
5
4
CPU-->SA00003I92L(S IC AV80577UG0132M SLGS4 R0 1.3G A31!)----->SU4100 CPU-->SA00003IA2L( S IC AV80577UG0133ML SLGYV R0 1.3G A31!)----->SU7300 NB-->SA00002RQ0L(S IC AC82GS45 SLB92 B3 FCBGA 1363 A31 !)----->45180131L01,45180131L02 SB-->SA00001YC3L(S IC AM82801IUX SLB8N A FCBGA ICH9M A31!)-->45180131L01,45180131L02 VRAM-->SA00003241L(S IC D3 64M16 H5TQ1G63BFR-12C FBGA A31!)-->45180131L01,45180131L02 VRAM-->SA00003571L(S IC D3 64M16 K4W1G1646E-HC12 FBGA A31!)-->45180131L01,45180131L02
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
LA-5811P
LA-5811P
LA-5811P
Notes List
Notes List
Notes List
1
1.0
1.0
3 58Tuesday, December 29, 2009
3 58Tuesday, December 29, 2009
3 58Tuesday, December 29, 2009
1.0
5
4
3
2
1
D D
+3VS
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
C1034
C1034
XDP_TDI
XDP_TMS
XDP_TDO
XDP_BPM#5
XDP_TRST#
XDP_TCK
H_THERMDA
H_THERMDC
THERM#
Place close to U1.
H_A#[3..16]8
C C
B B
H_A#[17..35]8
H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16
H_ADSTB#08
H_REQ#08 H_REQ#18 H_REQ#28 H_REQ#38 H_REQ#48
H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35
H_ADSTB#18
H_A20M#18 H_FERR#18 H_IGNNE#18
H_STPCLK#18 H_INTR18 H_NMI18 H_SMI#18
U1A
U1A
P2
A[3]#
V4
A[4]#
W1
A[5]#
T4
A[6]#
AA1
A[7]#
AB4
A[8]#
T2
A[9]#
AC5
A[10]#
AD2
A[11]#
AD4
A[12]#
AA5
A[13]#
AE5
A[14]#
AB2
A[15]#
AC1
A[16]#
Y4
ADSTB[0]#
R1
REQ[0]#
R5
REQ[1]#
U1
REQ[2]#
P4
REQ[3]#
W5
REQ[4]#
AN1
A[17]#
AK4
A[18]#
AG1
A[19]#
AT4
A[20]#
AK2
A[21]#
AT2
A[22]#
AH2
A[23]#
AF4
A[24]#
AJ5
A[25]#
AH4
A[26]#
AM4
A[27]#
AP4
A[28]#
AR5
A[29]#
AJ1
A[30]#
AL1
A[31]#
AM2
A[32]#
AU5
A[33]#
AP2
A[34]#
AR1
A[35]#
AN5
ADSTB[1]#
C7
A20M#
D4
ICH
ICH
FERR#
F10
IGNNE#
F8
STPCLK#
C9
LINT0
C5
LINT1
E5
SMI#
V2
RSVD01
Y2
RSVD02
AG5
RSVD03
AL5
RSVD04
J9
RSVD05
F4
RSVD06
H8
RSVD07
PENRYN SFF_UFCBGA956
PENRYN SFF_UFCBGA956
SU4100@
SU4100@
ADS# BNR#
BPRI#
ADDR GROUP 0 ADDR GROUP 1
ADDR GROUP 0 ADDR GROUP 1
DEFER#
DRDY# DBSY#
BR0#
IERR#
INIT#
CONTROL
CONTROL
LOCK#
RESET#
RS[0]# RS[1]# RS[2]#
TRDY#
HITM#
BPM[0]# BPM[1]# BPM[2]# BPM[3]#
PRDY# PREQ#
TRST#
DBR#
XDP/ITP SIGNALS
XDP/ITP SIGNALS
THERMAL
THERMAL
PROCHOT#
THERMDA THERMDC
THERMTRIP#
H CLK
H CLK
BCLK[0] BCLK[1]
HIT#
TCK
TDO TMS
M4 J5 L5
N5 F38 J1
M2
B40 D8
N1
G5 K2 H4 K4 L1
H2 F2
AY8 BA7 BA5 AY2 AV10 AV2 AV4 AW7
TDI
AU1 AW5 AV8 J7
H_ADS# 8 H_BNR# 8
H_BPRI# 8
H_DEFER# 8
H_DRDY# 8 H_DBSY# 8
H_BR0# 8
H_INIT# 18
H_LOCK# 8
H_RESET#
H_RS#0 8 H_RS#1 8 H_RS#2 8 H_TRDY# 8
H_HIT# 8 H_HITM# 8
XDP_BPM#5_R XDP_TCK XDP_TDI XDP_TDO XDP_TMS XDP_TRST# XDP_DBRESET#_R XDP_DBRESET#
Place Close to U1.
D38
H_THERMDA_R
BB34
H_THERMDC_R
BD34
H_THERMTRIP#
B10
H_THERMDA, H_THERMDC routing together, Trace width / Spacing = 10 / 10 mil
A35 C35
RESERVED
RESERVED
CLK_CPU_BCLK 16 CLK_CPU_BCLK# 16
+VCCP
@
@
R10
R10 51_0402_1%
51_0402_1%
1 2
R9
1 2
56_0402_5%R956_0402_5%
1
C1046
C1046
2
0.1U_0402_16V4Z
Add 0 ohm per EMI request.
R111 0_0402_5%R111 0_0402_5%
1 2
R22 68_0402_5%R22 68_0402_5%
1 2
R23 0_0402_5%R23 0_0402_5%
1 2
R24 0_0402_5%R24 0_0402_5%
1 2
0.1U_0402_16V4Z
R14
R14 0_0402_5%
0_0402_5%
1 2
H_PROCHOT# 51
H_THERMTRIP# 8,18
H_PROCHOT#
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+VCCP
1
2
C1057
C1057
H_RESET# 8
@
@
XDP_BPM#5
H_THERMDA H_THERMDC
@
@
For EMI
XDP_DBRESET# 19
For ESD
+3VS
C1035
C1035
1 2
2200P_0402_50V7K
2200P_0402_50V7K
R306
R306
1 2
10K_0402_5%
10K_0402_5%
R1 54.9_0402_1%R1 54.9_0402_1%
1 2
R2 54.9_0402_1%R2 54.9_0402_1%
1 2
R3 54.9_0402_1%R3 54.9_0402_1%
1 2
R4 54.9_0402_1%R4 54.9_0402_1%
1 2
R6 51_0402_1%R6 51_0402_1%
1 2
R7 54.9_0402_1%R7 54.9_0402_1%
1 2
This shall place near CPU
U7
U7
1
VDD
2
DP
3
DN
4
THERM#
EMC1402-1-ACZL-TR_MSOP8
EMC1402-1-ACZL-TR_MSOP8
Address:100_1100
SMCLK
SMDATA
ALERT#
GND
+VCCP
8
7
6
1 2
5
EC_SMB_CK2 21,37
EC_SMB_DA2 21,37
10K_0402_5%
10K_0402_5% R305
R305
+3VS
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Penryn(1/4)-AGTL+/ITP-XDP
Penryn(1/4)-AGTL+/ITP-XDP
Penryn(1/4)-AGTL+/ITP-XDP
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
4 58Tuesday, December 29, 2009
4 58Tuesday, December 29, 2009
4 58Tuesday, December 29, 2009
1.0
5
4
3
2
1
H_D#[0..15]8
D D
H_DSTBN#08 H_DSTBP#08 H_DINV#08 H_D#[16..31]8
C C
layout note: Route TEST3 & TEST5 traces on ground referenced layer to the TPs
H_DSTBN#18 H_DSTBP#18 H_DINV#18
V_CPU_GTLREF
T8T8
T9T9 T10T10
CPU_BSEL016 CPU_BSEL116 CPU_BSEL216
H_D#0 H_D#1
H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_DSTBN#0 H_DSTBP#0 H_DINV#0
H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_DSTBN#1 H_DSTBP#1 H_DINV#1
TEST2
TEST5 TEST6
CPU_BSEL CPU_BSEL2 CPU_BSEL1
B B
166
200
0 1
0
1
U1B
U1B
F40
D[0]#
G43
D[1]#
E43
D[2]#
J43
D[3]#
H40
D[4]#
H44
D[5]#
G39
D[6]#
E41
D[7]#
L41
D[8]#
K44
D[9]#
N41
D[10]#
T40
D[11]#
M40
D[12]#
G41
D[13]#
M44
D[14]#
L43
D[15]#
K40
DSTBN[0]#
J41
DSTBP[0]#
P40
DINV[0]#
P44
D[16]#
V40
D[17]#
V44
D[18]#
AB44
D[19]#
R41
D[20]#
W41
D[21]#
N43
D[22]#
U41
D[23]#
AA41
D[24]#
AB40
D[25]#
AD40
D[26]#
AC41
D[27]#
AA43
D[28]#
Y40
D[29]#
Y44
D[30]#
T44
D[31]#
U43
DSTBN[1]#
W43
DSTBP[1]#
R43
DINV[1]#
AW43
GTLREF
E37
TEST1
D40
TEST2
C43
TEST3
AE41
TEST4
AY10
TEST5
AC43
TEST6
A37
BSEL[0]
C37
BSEL[1]
B38
BSEL[2]
PENRYN SFF_UFCBGA956
PENRYN SFF_UFCBGA956
SU4100@
SU4100@
CPU_BSEL0
1
0
D[32]# D[33]# D[34]#
DATA GROUP 0
DATA GROUP 0
D[35]# D[36]# D[37]# D[38]# D[39]# D[40]# D[41]# D[42]# D[43]# D[44]#
DATA GROUP 2DATA GROUP 3
DATA GROUP 2DATA GROUP 3
D[45]# D[46]#
D[47]# DSTBN[2]# DSTBP[2]#
DINV[2]#
D[48]#
D[49]#
D[50]#
D[51]#
DATA GROUP 1
DATA GROUP 1
D[52]#
D[53]#
D[54]#
D[55]#
D[56]#
D[57]#
D[58]#
D[59]#
D[60]#
D[61]#
D[62]#
D[63]# DSTBN[3]# DSTBP[3]#
DINV[3]#
COMP[0]
MISC
MISC
COMP[1] COMP[2] COMP[3]
DPRSTP#
DPSLP#
DPWR#
PWRGOOD
SLP#
PSI#
Cause CPU core power change to 1 phase, and not need support the pin, leave it as TP. 10/02
AR43 AH40 AF40 AJ43 AG41 AF44 AH44 AM44 AN43 AM40 AK40 AG43 AP40 AN41 AL41 AK44 AL43 AJ41
AV38 AT44 AV40 AU41 AW41 AR41 BA37 BB38 AY36 AT40 BC35 BC39 BA41 BB40 BA35 AU43 AY40 AY38 BC37
AE43 AD44 AE1 AF2
G7 B8 C41 E7 D10 BD10
H_PSI#
H_D#33 H_D#34H_D#2 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_DSTBN#2 H_DSTBP#2 H_DINV#2
H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63 H_DSTBN#3 H_DSTBP#3 H_DINV#3
COMP0 COMP1 COMP2 COMP3
H_D#32
AP44
H_DPRSTP# 8,18,51 H_DPSLP# 18 H_DPWR# 8 H_PWRGOOD 18 H_CPUSLP# 8
T11T11
H_D#[32..47] 8
H_DSTBN#2 8 H_DSTBP#2 8 H_DINV#2 8 H_D#[48..63] 8
H_DSTBN#3 8 H_DSTBP#3 8 H_DINV#3 8
R33
R33
R32
R32
R30
R30
R31
R31
12
12
12
12
27.4_0402_1%
27.4_0402_1%
54.9_0402_1%
54.9_0402_1%
54.9_0402_1%
54.9_0402_1%
27.4_0402_1%
27.4_0402_1%
Resistor placed within
0.5" of CPU pin.Trace should be at least 25 mils away from any other toggling signal. COMP[0,2] trace width is 18 mils. COMP[1,3] trace width is 4 mils.
266 0 0 0
+VCC_CORE +VCC_CORE
U1C
U1C
F32
VCC[001]
G33
VCC[002]
H32
VCC[003]
J33
VCC[004]
K32
VCC[005]
L33
VCC[006]
M32
VCC[007]
N33
VCC[008]
P32
VCC[009]
R33
VCC[010]
T32
VCC[011]
U33
VCC[012]
V32
VCC[013]
W33
VCC[014]
Y32
VCC[015]
AA33
VCC[016]
AB32
VCC[017]
AC33
VCC[018]
AD32
VCC[019]
AE33
VCC[020]
AF32
VCC[021]
AG33
VCC[022]
AH32
VCC[023]
AJ33
VCC[024]
AK32
VCC[025]
AL33
VCC[026]
AM32
VCC[027]
AN33
VCC[028]
AP32
VCC[029]
AR33
VCC[030]
AT34
VCC[031]
AT32
VCC[032]
AU33
VCC[033]
AV32
VCC[034]
AY32
VCC[035]
BB32
VCC[036]
BD32
VCC[037]
B28
VCC[038]
B30
VCC[039]
B26
VCC[040]
D28
VCC[041]
D30
VCC[042]
F30
VCC[043]
F28
VCC[044]
H30
VCC[045]
H28
VCC[046]
D26
VCC[047]
F26
VCC[048]
H26
VCC[049]
K30
VCC[050]
K28
VCC[051]
M30
VCC[052]
M28
VCC[053]
K26
VCC[054]
M26
VCC[055]
P30
VCC[056]
P28
VCC[057]
T30
VCC[058]
T28
VCC[059]
V30
VCC[060]
V28
VCC[061]
P26
VCC[062]
T26
VCC[063]
V26
VCC[064]
Y30
VCC[065]
Y28
VCC[066]
AB30
VCC[067]
PENRYN SFF_UFCBGA956
PENRYN SFF_UFCBGA956
SU4100@
SU4100@
VCC[068] VCC[069] VCC[070] VCC[071] VCC[072] VCC[073] VCC[074] VCC[075] VCC[076] VCC[077] VCC[078] VCC[079] VCC[080] VCC[081] VCC[082] VCC[083] VCC[084] VCC[085] VCC[086] VCC[087] VCC[088] VCC[089] VCC[090] VCC[091] VCC[092] VCC[093] VCC[094] VCC[095] VCC[096] VCC[097] VCC[098] VCC[099] VCC[100]
VCCP_001 VCCP_002 VCCP_003 VCCP_004 VCCP_005 VCCP_006 VCCP_007 VCCP_008 VCCP_009 VCCP_010 VCCP_011 VCCP_012 VCCP_013 VCCP_014 VCCP_015 VCCP_016
VCCA[01] VCCA[02]
VID[0] VID[1] VID[2] VID[3] VID[4] VID[5] VID[6]
VCCSENSE
VSSSENSE
AB28 AD30 AD28 Y26 AB26 AD26 AF30 AF28 AH30 AH28 AF26 AH26 AK30 AK28 AM30 AM28 AP30 AP28 AK26 AM26 AP26 AT30 AT28 AV30 AV28 AY30 AY28 AT26 AV26 AY26 BB30 BB28 BD30
J11 E11 G11 J37 K38 L37 N37 P38 R37 U37 V38 W37 AA37 AB38 AC37 AE37
B34 D34
BD8 BC7 BB10 BB8 BC5 BB4 AY4
VCCSENSE
BD12
VSSSENSE
BC13
Length match within 25 mils. The trace width/space/other is 20/7/25.
CPU_VID0 51 CPU_VID1 51 CPU_VID2 51 CPU_VID3 51 CPU_VID4 51 CPU_VID5 51 CPU_VID6 51
VCCSENSE 51
VSSSENSE 51
+VCCP
1
+
+
C5
C5 330U_D2E_2.5VM_R9
330U_D2E_2.5VM_R9
2
Change to 330u_R9, casue high limitation
1
1
2
0.01U_0402_16V7KC60.01U_0402_16V7K
Near pin B34
C7
C6
2
10U_0805_6.3V6MC710U_0805_6.3V6M
+1.5VS
Near pin D34
+VCC_CORE
R34
R34
+VCCP
12
R36
R36 1K_0402_1%
V_CPU_GTLREF
A A
1K_0402_1%
12
R37
R37 2K_0402_1%
2K_0402_1%
1 2
100_0402_1%
100_0402_1%
R35
R35
1 2
100_0402_1%
100_0402_1%
Close to CPU pin within 500mils.
VCCSENSE
VSSSENSE
Close to CPU pin AW43 within 500mils.
5
4
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Penryn(2/4)-AGTL+/ITP-XDP
Penryn(2/4)-AGTL+/ITP-XDP
Penryn(2/4)-AGTL+/ITP-XDP
LA-5811P
LA-5811P
LA-5811P
1
5 58Tuesday, December 29, 2009
5 58Tuesday, December 29, 2009
5 58Tuesday, December 29, 2009
1.0
1.0
1.0
5
D D
AL37
AN37
AP38
B32
C33
D32
E35
E33
F34
G35
F36
H36
J35
L35
N35
K36
R35
U35
P36
V36
W35
AA35
AC35
AB36
AE35
AG35
C C
VCCP_021
VCCP_022
VCCP_023
VCCP_024
VCCP_025
VCCP_026
VCCP_027
VCCP_028
VCCP_029
VCCP_030
VCCP_031
VCCP_032
VCCP_033
VCCP_034
VCCP_035
VCCP_036
VCCP_037
VCCP_038
VCCP_039
VCC_101
VCC_102
VCC_103
VCC_104
VCC_105
VCC_106
VCC_107
VCC_108
VCC_109
VCC_110
VCC_111
VCC_112
VCC_113
VCC_114
VCC_115
VCC_116
VCC_117
VCC_118
VCC_119
F24
F22
B22
B24
D22
D24
H24
BB26
BD28
BD26
H22
T24
K24
T22
K22
P24
P22
V24
M24
M22
AJ35
VCCP_040
VCCP_041
VCCP_042
VCCP_043
VCCP_044
VCCP_045
VCCP_046
VCC_120
VCC_121
VCC_122
VCC_123
VCC_124
VCC_125
VCC_126
V22
Y24
Y22
AB24
AB22
AD24
AD22
4
AF36
AL35
AN35
AK36
AP36
B12
B14
C13
D12
D14
E13
F14
F12
G13
H14
H12
J13
K14
K12
L13
L11
M14
N13
N11
K10
P14
P12
R13
R11
T14
U13
U11
V14
V12
VCCP_047
VCCP_048
VCCP_049
VCCP_050
VCCP_051
VCCP_052
VCCP_053
VCCP_054
VCCP_055
VCCP_056
VCCP_057
VCCP_058
VCCP_059
VCCP_060
VCCP_061
VCCP_062
VCCP_063
VCCP_064
VCCP_065
VCCP_066
VCCP_067
VCCP_068
VCCP_069
VCCP_070
VCCP_071
VCCP_072
VCCP_073
VCCP_074
VCCP_075
VCCP_076
VCCP_077
VCCP_078
VCCP_079
VCCP_080
VCCP_081
VCC_127
VCC_128
VCC_129
VCC_130
VCC_131
VCC_132
VCC_133
VCC_134
VCC_135
VCC_136
VCC_137
VCC_138
VCC_139
VCC_140
VCC_141
VCC_142
VCC_143
VCC_144
VCC_145
VCC_146
VCC_147
VCC_148
VCC_149
VCC_150
VCC_151
VCC_152
VCC_153
VCC_154
VCC_155
VCC_156
VCC_157
VCC_158
VCC_159
VCC_160
VCC_161
F18
F16
B16
B18
B20
AF24
AF22
AH24
AH22
AT24
AK24
AT22
AK22
AP24
AP22
AV24
AV22
AY24
AY22
AM24
AM22
BB24
D16
BB22
BD24
BD22
F20
K18
D18
K16
H18
H16
D20
H20
3
W13
W11
P10
V10
Y14
AA13
AA11
AB14
AB12
AC13
AC11
AD14
AB10
AE13
AE11
AF14
AF12
AG13
AG11
AH14
AJ13
AJ11
AF10
AK14
AK12
AL13
AL11
AN13
AN11
AP12
AR13
AR11
AK10
AP10
AU13
VCCP_082
VCCP_083
VCCP_084
VCCP_085
VCCP_086
VCCP_087
VCCP_088
VCCP_089
VCCP_090
VCCP_091
VCCP_092
VCCP_093
VCCP_094
VCCP_095
VCCP_096
VCCP_097
VCCP_098
VCCP_099
VCCP_100
VCCP_101
VCCP_102
VCCP_103
VCCP_104
VCCP_105
VCCP_106
VCCP_107
VCCP_108
VCCP_109
VCCP_110
VCCP_111
VCCP_112
VCCP_113
VCCP_114
VCCP_115
VCC_162
VCC_163
VCC_164
VCC_165
VCC_166
VCC_167
VCC_168
VCC_169
VCC_170
VCC_171
VCC_172
VCC_173
VCC_174
VCC_175
VCC_176
VCC_177
VCC_178
VCC_179
VCC_180
VCC_181
VCC_182
VCC_183
VCC_184
VCC_185
VCC_186
VCC_187
VCC_188
VCC_189
VCC_190
VCC_191
VCC_192
VCC_193
VCC_194
VCC_195
T18
T16
K20
P18
M18
M16
M20
T20
P16
V18
V16
P20
V20
Y18
Y16
Y20
AF18
AF16
AB18
AB16
AD18
AD16
AF20
AB20
AD20
AK18
AK16
AP18
AP16
AH18
AH16
AH20
AK20
AM18
AM16
2
AU11
VCCP_116
VCCP_117
VCCP_118L9VCCP_119L7VCCP_120N9VCCP_121N7VCCP_122R9VCCP_123R7VCCP_124U9VCCP_125U7VCCP_126W9VCCP_127W7VCCP_128
VCC_196
VCC_197
VCC_198
VCC_199
VCC_200
VCC_201
VCC_202
AT18
AT16
AP20
AV18
AV16
AY18
AM20
1
+VCCP
AA9
AA7
AC9
AC7
AE9
AE7
AG9
AG7
AJ9
AJ7
AL9
AL7
AN9
AN7
AR9
AR7
A33
A13
U1F
U1F PENRYN SFF_UFCBGA956
PENRYN SFF_UFCBGA956
SU4100@
VCCP_129
VCCP_130
VCCP_131
VCCP_132
VCCP_133
VCCP_134
VCCP_135
VCCP_136
VCCP_137
VCCP_138
VCCP_139
VCCP_140
VCC_203
VCC_204
VCC_205
VCC_206
VCC_207
VCC_208
VCC_209
VCC_210
VCC_211
VCC_212
VCC_213
VCC_214
VCC_215
VCC_216
VCC_217
VCC_218
VCC_219
VCC_220
AT20
AY16
AV20
AY20
BB18
BB16
AT14
BB20
AP14
AV14
AY14
BD18
BD16
BB14
BD20
BD14
AM14
SU4100@
VCCP_141
VCCP_142
VCCP_143
VCCP_144
VCCP_145
VCCP_020
VCCP_018
VCCP_019
VCCP_017
AJ37
AF38
AK38
AG37
+VCC_CORE +VC CP
B B
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Penryn(3/4)-Power
Penryn(3/4)-Power
Penryn(3/4)-Power
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
6 58Tuesday, December 29, 2009
6 58Tuesday, December 29, 2009
6 58Tuesday, December 29, 2009
1.0
5
U1D
U1D
B42
VSS[001]
F44
VSS[002]
D44
VSS[003]
D42
VSS[004]
F42
VSS[005]
H42
VSS[006]
K42
VSS[007]
M42
VSS[008]
P42
VSS[009]
T42
VSS[010]
V42
VSS[011]
Y42
D D
C C
B B
A A
VSS[012]
AB42
VSS[013]
AD42
VSS[014]
AF42
VSS[015]
AH42
VSS[016]
AK42
VSS[017]
AM42
VSS[018]
AP42
VSS[019]
AY44
VSS[020]
AV44
VSS[021]
AT42
VSS[022]
AV42
VSS[023]
AY42
VSS[024]
BA43
VSS[025]
BB42
VSS[026]
C39
VSS[027]
E39
VSS[028]
G37
VSS[029]
H38
VSS[030]
J39
VSS[031]
L39
VSS[032]
M38
VSS[033]
N39
VSS[034]
R39
VSS[035]
T38
VSS[036]
U39
VSS[037]
W39
VSS[038]
Y38
VSS[039]
AA39
VSS[040]
AC39
VSS[041]
AD38
VSS[042]
AE39
VSS[043]
AG39
VSS[044]
AH38
VSS[045]
AJ39
VSS[046]
AL39
VSS[047]
AM38
VSS[048]
AN39
VSS[049]
AR39
VSS[050]
AR37
VSS[051]
AT38
VSS[052]
AU39
VSS[053]
AU37
VSS[054]
AW39
VSS[055]
AW37
VSS[056]
BA39
VSS[057]
BC41
VSS[058]
BD40
VSS[059]
BD38
VSS[060]
B36
VSS[061]
H34
VSS[062]
D36
VSS[063]
K34
VSS[064]
M34
VSS[065]
M36
VSS[066]
P34
VSS[067]
T34
VSS[068]
V34
VSS[069]
T36
VSS[070]
Y34
VSS[071]
AB34
VSS[072]
AD34
VSS[073]
Y36
VSS[074]
AD36
VSS[075]
AF34
VSS[076]
AH34
VSS[077]
AH36
VSS[078]
AK34
VSS[079]
AM34
VSS[080]
AP34
VSS[081]
PENRYN SFF_UFCBGA956
PENRYN SFF_UFCBGA956
SU4100@
SU4100@
VSS[082] VSS[083] VSS[084] VSS[085] VSS[086] VSS[087] VSS[088] VSS[089] VSS[090] VSS[091] VSS[092] VSS[093] VSS[094] VSS[095] VSS[096] VSS[097] VSS[098] VSS[099] VSS[100] VSS[101] VSS[102] VSS[103] VSS[104] VSS[105] VSS[106] VSS[107] VSS[108] VSS[109] VSS[110] VSS[111] VSS[112] VSS[113] VSS[114] VSS[115] VSS[116] VSS[117] VSS[118] VSS[119] VSS[120] VSS[121] VSS[122] VSS[123] VSS[124] VSS[125] VSS[126] VSS[127] VSS[128] VSS[129] VSS[130] VSS[131] VSS[132] VSS[133] VSS[134] VSS[135] VSS[136] VSS[137] VSS[138] VSS[139] VSS[140] VSS[141] VSS[142] VSS[143] VSS[144] VSS[145] VSS[146] VSS[147] VSS[148] VSS[149] VSS[150] VSS[151] VSS[152] VSS[153] VSS[154] VSS[155] VSS[156] VSS[157] VSS[158] VSS[159] VSS[160] VSS[161] VSS[162] VSS[163]
5
AM36 AR35 AU35 AV34 AW35 AW33 AY34 AT36 AV36 BA33 BC33 BB36 BD36 C27 C29 C31 E29 E27 G29 G27 E31 G31 J29 J27 L29 L27 N29 N27 J31 L31 N31 R29 R27 U29 U27 R31 U31 W29 W27 W31 AA29 AA27 AC29 AC27 AA31 AC31 AE29 AE27 AG29 AG27 AJ29 AJ27 AE31 AG31 AJ31 AL29 AL27 AN29 AN27 AL31 AN31 AR29 AR27 AR31 AU29 AU27 AW29 AW27 AU31 AW31 BA29 BA27 BC29 BC27 BA31 BC31 C21 C23 C25 E25 E23 E21
U1E
U1E
G25
VSS_164
G23
VSS_165
G21
VSS_166
J25
VSS_167
J23
VSS_168
J21
VSS_169
L25
VSS_170
L23
VSS_171
L21
VSS_172
N25
VSS_173
N23
VSS_174
N21
VSS_175
R25
VSS_176
R23
VSS_177
R21
VSS_178
U25
VSS_179
U23
VSS_180
U21
VSS_181
W25
VSS_182
W23
VSS_183
W21
VSS_184
AA25
VSS_185
AA23
VSS_186
AA21
VSS_187
AC25
VSS_188
AC23
VSS_189
AC21
VSS_190
AE25
VSS_191
AE23
VSS_192
AE21
VSS_193
AG25
VSS_194
AG23
VSS_195
AG21
VSS_196
AJ25
VSS_197
AJ23
VSS_198
AJ21
VSS_199
AL25
VSS_200
AL23
VSS_201
AL21
VSS_202
AN25
VSS_203
AN23
VSS_204
AN21
VSS_205
AR25
VSS_206
AR23
VSS_207
AR21
VSS_208
AU25
VSS_209
AU23
VSS_210
AU21
VSS_211
AW25
VSS_212
AW23
VSS_213
AW21
VSS_214
BA25
VSS_215
BA23
VSS_216
BA21
VSS_217
BC25
VSS_218
BC23
VSS_219
BC21
VSS_220
C17
VSS_221
C19
VSS_222
E19
VSS_223
E17
VSS_224
G19
VSS_225
G17
VSS_226
J19
VSS_227
J17
VSS_228
L19
VSS_229
L17
VSS_230
N19
VSS_231
N17
VSS_232
R19
VSS_233
R17
VSS_234
U19
VSS_235
U17
VSS_236
W19
VSS_237
W17
VSS_238
AA19
VSS_239
AA17
VSS_240
AC19
VSS_241
AC17
VSS_242
AE19
VSS_243
AE17
VSS_244
AG19
VSS_245
AG17
VSS_246
AJ19
VSS_247
AJ17
VSS_248
AL19
VSS_249
AL17
VSS_250
AN19
VSS_251
AN17
VSS_252
AR19
VSS_253
AR17
VSS_254
AU19
VSS_255
AU17
VSS_256
AW19
VSS_257
AW17
VSS_258
BA19
VSS_259
BA17
VSS_260
BC19
VSS_261
BC17
VSS_262
C11
VSS_263
C15
VSS_264
E15
VSS_265
G15
VSS_266
H10
VSS_267
M12
VSS_268
J15
VSS_269
L15
VSS_270
N15
VSS_271
M10
VSS_272
T12
VSS_273
R15
VSS_274
U15
VSS_275
W15
VSS_276
T10
VSS_277
Y12
VSS_278
AD12
VSS_279
PENRYN SFF_UFCBGA956
PENRYN SFF_UFCBGA956
SU4100@
SU4100@
VSS_280 VSS_281 VSS_282 VSS_283 VSS_284 VSS_285 VSS_286 VSS_287 VSS_288 VSS_289 VSS_290 VSS_291 VSS_292 VSS_293 VSS_294 VSS_295 VSS_296 VSS_297 VSS_298 VSS_299 VSS_300 VSS_301 VSS_302 VSS_303 VSS_304 VSS_305 VSS_306 VSS_307 VSS_308 VSS_309 VSS_310 VSS_311 VSS_312 VSS_313 VSS_314 VSS_315 VSS_316 VSS_317 VSS_318 VSS_319 VSS_320 VSS_321 VSS_322 VSS_323 VSS_324 VSS_325 VSS_326 VSS_327 VSS_328 VSS_329 VSS_330 VSS_331 VSS_332 VSS_333 VSS_334 VSS_335 VSS_336 VSS_337 VSS_338 VSS_339 VSS_340 VSS_341 VSS_342 VSS_343 VSS_344 VSS_345 VSS_346 VSS_347 VSS_348 VSS_349 VSS_350 VSS_351 VSS_352 VSS_353 VSS_354 VSS_355 VSS_356 VSS_357 VSS_358 VSS_359 VSS_360 VSS_361 VSS_362 VSS_363 VSS_364 VSS_365 VSS_366 VSS_367 VSS_368 VSS_369 VSS_370 VSS_371 VSS_372 VSS_373 VSS_374 VSS_375 VSS_376 VSS_377 VSS_378 VSS_379 VSS_380 VSS_381 VSS_382 VSS_383 VSS_384 VSS_385 VSS_386 VSS_387 VSS_388 VSS_389 VSS_390 VSS_391 VSS_392 VSS_393 VSS_394 VSS_395
AA15 AC15 Y10 AD10 AH12 AE15 AG15 AJ15 AH10 AM12 AL15 AN15 AR15 AM10 AT12 AV12 AW13 AW11 AY12 AU15 AW15 AT10 BA13 BA11 BB12 BC11 BA15 BC15 B6 D6 E9 F6 G9 H6 K8 K6 M8 M6 P8 P6 T8 T6 V8 V6 U5 Y8 Y6 AB8 AB6 AD8 AD6 AF8 AF6 AH8 AH6 AK8 AK6 AM8 AM6 AP8 AP6 AT8 AT6 AU9 AV6 AU7 AW9 AY6 BA9 BB6 BC9 BD6 B4 C3 E3 G3 J3 L3 N3 R3 U3 W3 AA3 AC3 AE3 AG3 AJ3 AL3 AN3 AR3 AU3 AW3 BA3 BC3 D2 E1 G1 AW1 BA1 BB2 A41 A39 A29 A27 A31 A25 A23 A21 A19 A17 A11 A15 A7 A5 A9 BD4
4
+VCC_CORE
10U_0603_6.3V6MC810U_0603_6.3V6M
1
C8
2
+VCC_CORE
Mid Frequence Decoupling
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6MC910U_0603_6.3V6M
1
1
C10
C10
C9
2
2
3
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C11
C11
2
C13
C13
C12
C12
2
10U_0603_6.3V6M
1
1
C14
C14
C15
2
C15
2
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C17
C17
C16
C16
2
2
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C18
C18
2
2
2
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
C19
C19
C20
C20
2
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C21
C21
C22
C22
2
2
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
C23
C23
2
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C24
C24
C25
C25
2
2
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
1
2
C27
C27
C26
C26
2
2
1
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
C29
C29
C28
C28
2
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
2
1
C30
C30
C31
C31
2
2
High Frequence Decoupling
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
C32
C32
2
C34
C34
C33
C33
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
2
1
C35
C35
C36
C36
C37
2
C37
2
1U_0402_6.3V6K
1
1
C38
C38
C39
2
C39
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
2
C41
C41
C40
C40
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
2
1
C42
C42
C43
C43
C44
2
C44
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
2
C46
C46
C45
C45
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
C48
C48
C47
C47
2
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
C50
C50
C49
C49
2
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
C51
C51
2
1U_0402_6.3V6K
1
1
C52
C52
C53
C53
2
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
2
1
1
C55
C55
C54
C54
2
2
6/14 :Replace 12pcs 10uF_0805 to 24 pcs 1uF_0402 for CPU transient fail issue.
ESR <= 9m ohm (For CPU)
Near CPU CORE regulator
+VCC_CORE
220U_D2_2VK_R9
220U_D2_2VK_R9
1
1
+
+
+
+
C56
C56
C57
C57
2
2
+VCCP
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
C59
C59
C60
C60
C61
2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
C61
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
1
2
Compal Secret Data
Compal Secret Data
Compal Secret Data
C63
C63
C62
C62
2
2
Deciphered Date
Deciphered Date
Deciphered Date
1U_0402_6.3V6K
1U_0402_6.3V6K
C64
C64
220U_D2_2VK_R9
220U_D2_2VK_R9
220U_D2_2VK_R9
220U_D2_2VK_R9
1
+
+
C58
C58
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
2
1
C65
C65
C66
C66
C67
2
C67
2
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1
C68
C68
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1
1
2
1
C69
C69
C70
C70
2
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Penryn(4/4)-GND/Bypass
Penryn(4/4)-GND/Bypass
Penryn(4/4)-GND/Bypass
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
7 58Tuesday, December 29, 2009
7 58Tuesday, December 29, 2009
7 58Tuesday, December 29, 2009
1.0
5
U3A
H_D#[0..63]5
D D
C C
H_RESET#4
H_CPUSLP#5
layout note:
B B
Route H_SCOMP a nd H_SCOMP# wit h trace width, spacing and imp edance (55 ohm) same as FSB da ta traces
trace width and spacing is 10/20
+VCCP
12
1K_0402_1%
1K_0402_1%
12
R3372K_040 2_1% R3372K_0402_1%
A A
Trace < = 500mi ls
Layout Note: H_RCOMP / H_VREF / H_SWNG
R55
R55
H_VREF
1
C78
C78
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
@
@
within 100 mils from NB
H_SWNG H_RCOMP
H_VREF
12
24.9_0402_1%
24.9_0402_1%
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63
H_RCOMP
R60
R60
U3A
J7
H_D#_0
H6
H_D#_1
L11
H_D#_2
J3
H_D#_3
H4
H_D#_4
G3
H_D#_5
K10
H_D#_6
K12
H_D#_7
L1
H_D#_8
M10
H_D#_9
M6
H_D#_10
N11
H_D#_11
L7
H_D#_12
K6
H_D#_13
M4
H_D#_14
K4
H_D#_15
P6
H_D#_16
W9
H_D#_17
V6
H_D#_18
V2
H_D#_19
P10
H_D#_20
W7
H_D#_21
N9
H_D#_22
P4
H_D#_23
U9
H_D#_24
V4
H_D#_25
U1
H_D#_26
W3
H_D#_27
V10
H_D#_28
U7
H_D#_29
W11
H_D#_30
U11
H_D#_31
AC11
H_D#_32
AC9
H_D#_33
Y4
H_D#_34
Y10
H_D#_35
AB6
H_D#_36
AA9
H_D#_37
AB10
H_D#_38
AA1
H_D#_39
AC3
H_D#_40
AC7
H_D#_41
AD12
H_D#_42
AB4
H_D#_43
Y6
H_D#_44
AD10
H_D#_45
AA11
H_D#_46
AB2
H_D#_47
AD4
H_D#_48
AE7
H_D#_49
AD2
H_D#_50
AD6
H_D#_51
AE3
H_D#_52
AG9
H_D#_53
AG7
H_D#_54
AE11
H_D#_55
AK6
H_D#_56
AF6
H_D#_57
AJ9
H_D#_58
AH6
H_D#_59
AF12
H_D#_60
AH4
H_D#_61
AJ7
H_D#_62
AE9
H_D#_63
B6
H_SWING
D4
H_RCOMP
J11
H_CPURST#
G9
H_CPUSLP#
L17
H_AVREF
K18
H_DVREF
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
+VCCP
12
R56
R56
221_0603_1%
221_0603_1%
12
R61
R61
100_0402_1%
100_0402_1%
0.1U_0402_16V4Z
0.1U_0402_16V4Z
Near B6 pin
H_SWNG
1
C79
C79
2
H_ADSTB#_0 H_ADSTB#_1
HOST
HOST
HPLL_CLK#
H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3
H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3
H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3
layout note:
Place them clos e to U4 pin BC5 1.
Layout Note: V_DDR_MCH_REF trace width and spacing is 20/20.
H_A#_3 H_A#_4 H_A#_5 H_A#_6 H_A#_7 H_A#_8
H_A#_9 H_A#_10 H_A#_11 H_A#_12 H_A#_13 H_A#_14 H_A#_15 H_A#_16 H_A#_17 H_A#_18 H_A#_19 H_A#_20 H_A#_21 H_A#_22 H_A#_23 H_A#_24 H_A#_25 H_A#_26 H_A#_27 H_A#_28 H_A#_29 H_A#_30 H_A#_31 H_A#_32 H_A#_33 H_A#_34 H_A#_35
H_ADS#
H_BNR#
H_BPRI#
H_BREQ#
H_DEFER#
H_DBSY#
HPLL_CLK
H_DPWR#
H_DRDY#
H_HIT#
H_HITM#
H_LOCK# H_TRDY#
H_REQ#_0 H_REQ#_1 H_REQ#_2 H_REQ#_3 H_REQ#_4
H_RS#_0 H_RS#_1 H_RS#_2
PM_EXTTS#0
PM_EXTTS#1
4
H_A#3
L15
H_A#4
B14
H_A#5
C15
H_A#6
D12
H_A#7
F14
H_A#8
G17
H_A#9
B12
H_A#10
J15
H_A#11
D16
H_A#12
C17
H_A#13
D14
H_A#14
K16
H_A#15
F16
H_A#16
B16
H_A#17
C21
H_A#18
D18
H_A#19
J19
H_A#20
J21
H_A#21
B18
H_A#22
D22
H_A#23
G19
H_A#24
J17
H_A#25
L21
H_A#26
L19
H_A#27
G21
H_A#28
D20
H_A#29
K22
H_A#30
F18
H_A#31
K20
H_A#32
F20
H_A#33
F22
H_A#34
B20
H_A#35
A19
F10 A15 C19 C9 B8 C11 E5 D6 AH10 AJ11 G11 H2 C7 F8 A11 D8
L9 N7 AA7 AG3
K2 N3 AA3 AF4
L3 M2 Y2 AF2
J13 L13 C13 G13 G15
F4 F2 G7
+V_DDR3_DIMM_REF14,15
R62 10K_0402_5%R62 10K_0402_5%
R90 10K_0402_5%R90 10K_0402_5%
+V_DDR3_DIMM_REF
1 2
1 2
H_A#[3..35] 4
H_ADS# 4 H_ADSTB#0 4 H_ADSTB#1 4 H_BNR# 4 H_BPRI# 4 H_BR0# 4 H_DEFER# 4 H_DBSY# 4 CLK_MCH_BCLK 16 CLK_MCH_BCLK# 16 H_DPWR# 5 H_DRDY# 4
H_HIT# 4 H_HITM# 4 H_LOCK# 4
H_TRDY# 4
H_DINV#0 5 H_DINV#1 5 H_DINV#2 5 H_DINV#3 5
H_DSTBN#0 5 H_DSTBN#1 5 H_DSTBN#2 5 H_DSTBN#3 5
H_DSTBP#0 5 H_DSTBP#1 5 H_DSTBP#2 5 H_DSTBP#3 5
H_REQ#0 4 H_REQ#1 4 H_REQ#2 4 H_REQ#3 4 H_REQ#4 4
H_RS#0 4 H_RS#1 4 H_RS#2 4
H_THERMTRIP#4,18 PM_DPRSLPVR19,51
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+3VS
3
T12T12 T13T13 T14T14 T15T15 T16T16 T17T17 T18T18 T19T19 T20T20
R42
R42 1K_0402_1%
1K_0402_1%
R45
R45
3.01K_0402_1%
3.01K_0402_1%
R48
R48 1K_0402_1%
1K_0402_1%
MCH_CLKSEL016 MCH_CLKSEL116 MCH_CLKSEL216
T30T30 T31T31
CFG510 CFG610 CFG710
T32T32
CFG910 CFG1010
T33T33
CFG1210
CFG1310
T34T34 T35T35
CFG1610
T36T36 T37T37
CFG1910
CFG2010
PM_EXTTS#0 PM_EXTTS#1
1 2 1 2
1
C10560.1U_0402_16V4Z@ C10560.1U_0402_16V4Z@
2
TCK TDI TDO TMS
T21T21 T22T22
T23T23
T24T24
T25T25 T26T26 T27T27 T28T28
C750.1U_0402_16V4Z@ C750.1U_0402_16V4Z@
1
2
1K_0402_5%@
R39
R39
1 2
R38
R38
1 2
R40 4.7K_0402_5%@R40 4.7K_0402_5%@
1 2
R41 1K_0402_5%@R41 1K_0402_5%@
+3VS
+1.5V
C77
C77
1
2
1 2
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
SMRCOMP_VOH
SMRCOMP_VOL
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
1 2
R51 0_0402_5%R51 0_0402_5%
12
R54
R54 10K_0402_1%
10K_0402_1%
12
R57
R57 10K_0402_1%
10K_0402_1%
1K_0402_5%@
4.7K_0402_5%@
4.7K_0402_5%@
+1.5V
1
1
C72
C72
0.01U_0402_25V7K
0.01U_0402_25V7K
2
2
1
1
C74
C74
2
2
0.01U_0402_25V7K
0.01U_0402_25V7K
PLT_RST#17,35,37
H_DPRSTP#
12
12
12
R49 0_0402_5%R49 0_0402_5% R50 100_0402_1%R50 100_0402_1%
C71
C71
C73
C73
PM_BMBUSY#19 H_DPRSTP#5,18,51 PM_EXTTS#014,15
PM_PWROK19,37,51
U3B
U3B
J43
RSVD1
L43
RSVD2
J41
RSVD3
L41
RSVD4
AN11
RSVD5
AM10
RSVD6
AK10
RSVD7
AL11
RSVD8
F12
RSVD9
AN45
RSVD10
AP44
RSVD11
AT44
RSVD12
AN47
RSVD13
C27
RSVD14
D30
RSVD15
J9
RSVD17
AW42
RSVD20
BB20
RSVD22
BE19
RSVD23
BF20
RSVD24
BF18
RSVD25
K26
CFG_0
G23
CFG_1
G25
CFG_2
J25
CFG_3
L25
CFG_4
L27
CFG_5
F24
CFG_6
D24
CFG_7
D26
CFG_8
J23
CFG_9
B26
CFG_10
A23
CFG_11
C23
CFG_12
B24
CFG_13
B22
CFG_14
K24
CFG_15
C25
CFG_16
L23
CFG_17
L33
CFG_18
K32
CFG_19
K34
CFG_20
J35
PM_SYNC#
F6
PM_DPRSTP#
J39
PM_EXT_TS#_0
L39
PM_EXT_TS#_1
AY39
PWROK
BB18
RSTIN#
K28
THERMTRIP#
K36
DPRSLPVR
A7
NC_1
A49
NC_2
A52
NC_3
A54
NC_4
B54
NC_5
D55
NC_6
G55
NC_7
BE55
NC_8
BH55
NC_9
BK55
NC_10
BK54
NC_11
BL54
NC_12
BL52
NC_13
BL49
NC_14
BL7
NC_15
BL4
NC_16
BL2
NC_17
BK2
NC_18
BK1
NC_19
BH1
NC_20
BE1
NC_21
G1
NC_22
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
2
CFGRSVD
CFGRSVD
PM
PM
NC
NC
SA_CK#_0 SA_CK#_1 SB_CK#_0 SB_CK#_1
SA_CKE_0 SA_CKE_1 SB_CKE_0 SB_CKE_1
SA_CS#_0 SA_CS#_1 SB_CS#_0 SB_CS#_1
SA_ODT_0 SA_ODT_1 SB_ODT_0 SB_ODT_1
SM_RCOMP
SM_RCOMP#
SM_RCOMP_VOH SM_RCOMP_VOL
SM_VREF
SM_PWROK
SM_REXT
SM_DRAMRST#
DPLL_REF_CLK
DPLL_REF_CLK#
DDR CLK/ CONTROL/COMPENSATION
DDR CLK/ CONTROL/COMPENSATION
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
PEG_CLK
PEG_CLK#
CLK
CLK
DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3
DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3
DMI_TXN_0 DMI_TXN_1 DMI_TXN_2 DMI_TXN_3
DMI_TXP_0 DMI_TXP_1
DMI
DMI
DMI_TXP_2 DMI_TXP_3
GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VID_4
GFX_VR_EN
GRAPHICS VID
GRAPHICS VID
CL_DATA
CL_PWROK
CL_VREF
ME
ME
DDPC_CTRLCLK
DDPC_CTRLDATA
SDVO_CTRLCLK
SDVO_CTRLDATA
CLKREQ#
ICH_SYNC#
MISC
MISC
HDA_BCLK HDA_RST#
HDA_SDO
HDA_SYNC
HDA
HDA
SA_CK_0 SA_CK_1 SB_CK_0 SB_CK_1
CL_CLK
CL_RST#
TSATN#
HDA_SDI
BB32 BA25 BA33 BA23
BA31 BC25 BC33 BB24
BC35 BE33 BE37 BC37
BK18 BK16 BE23 BC19
BJ17 BJ19 BC17 BE17
BL25 BK26
BK32 BL31
BC51 AY37 BH20 BA37
B42 D42 B50 D50
R49 P50
AG55 AL49 AH54 AL47
AG53 AK50 AH52 AL45
AG49 AJ49 AJ47 AG47
AF50 AH50 AJ45 AG45
G33 G37 F38 F36 G35
G39
AK52 AK54 AW40 AL53 AL55
F34 F32 B38 A37 C31 K42
D10
C29 B30 D28 A27 B28
SMRCOMP SMRCOMP#
SMRCOMP_VOH SMRCOMP_VOL
+V_DDR3_DIMM_REF SM_PWROK SM_REXT
R47 499_0402_1%R47 499_0402_1%
SM_DRAMRST#
CLK_MCH_DREFCLK 16 CLK_MCH_DREFCLK# 16 MCH_SSCDREFCLK 16 MCH_SSCDREFCLK# 16
CLK_MCH_3GPLL 16 CLK_MCH_3GPLL# 16
DMI_TXN0 19 DMI_TXN1 19 DMI_TXN2 19 DMI_TXN3 19
DMI_TXP0 19 DMI_TXP1 19 DMI_TXP2 19 DMI_TXP3 19
DMI_RXN0 19 DMI_RXN1 19 DMI_RXN2 19 DMI_RXN3 19
DMI_RXP0 19 DMI_RXP1 19 DMI_RXP2 19 DMI_RXP3 19
CL_VREF
TSATN#
R58 54.9_0402_1%R58 54.9_0402_1%
1 2
1
M_CLK_DDR0 14 M_CLK_DDR1 14 M_CLK_DDR2 15 M_CLK_DDR3 15
M_CLK_DDR#0 14 M_CLK_DDR#1 14 M_CLK_DDR#2 15 M_CLK_DDR#3 15
DDR_CKE0_DIMMA 14 DDR_CKE1_DIMMA 14 DDR_CKE2_DIMMB 15 DDR_CKE3_DIMMB 15
DDR_CS0_DIMMA# 14 DDR_CS1_DIMMA# 14 DDR_CS2_DIMMB# 15 DDR_CS3_DIMMB# 15
M_ODT0 14 M_ODT1 14 M_ODT2 15 M_ODT3 15
R43 80.6_0402_1%R43 80.6_0402_1%
1 2
R44 80.6_0402_1%R44 80.6_0402_1%
1 2
1 2
SM_DRAMRST# 14,15
CL_CLK0 19 CL_DATA0 19
M_PWROK 19
CL_RST# 19
1
C76
T38T38 T39T39
T56T56
CLKREQ#_B 16 MCH_ICH_SYNC# 19
C76
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
+1.5V
SM_PWROK 48
@
@
1
C190
C190
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
+VCCP
12
R52
R52 1K_0402_1%
1K_0402_1%
12
R53
R53 499_0402_1%
499_0402_1%
+VCCP
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPE RTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPE RTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPE RTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SE CRET INFORMATION. THIS SHEET MAY NOT B E TRANSFERED FR OM THE CUSTODY OF THE COMPETENT DIVISI ON OF R&D
AND TRADE SE CRET INFORMATION. THIS SHEET MAY NOT B E TRANSFERED FR OM THE CUSTODY OF THE COMPETENT DIVISI ON OF R&D
AND TRADE SE CRET INFORMATION. THIS SHEET MAY NOT B E TRANSFERED FR OM THE CUSTODY OF THE COMPETENT DIVISI ON OF R&D DEPARTMENT EX CEPT AS AUTHORIZ ED BY COMPAL ELECTRONICS, INC . NEITHER THIS SHE ET NOR THE INFORMA TION IT CONTAINS
DEPARTMENT EX CEPT AS AUTHORIZ ED BY COMPAL ELECTRONICS, INC . NEITHER THIS SHE ET NOR THE INFORMA TION IT CONTAINS
DEPARTMENT EX CEPT AS AUTHORIZ ED BY COMPAL ELECTRONICS, INC . NEITHER THIS SHE ET NOR THE INFORMA TION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Cantiga(1/6)-AGTL/DMI/DDR
Cantiga(1/6)-AGTL/DMI/DDR
Cantiga(1/6)-AGTL/DMI/DDR
LA-5811P
LA-5811P
LA-5811P
8 58Tuesday, December 29, 2009
8 58Tuesday, December 29, 2009
8 58Tuesday, December 29, 2009
1
1.0
1.0
1.0
5
D D
DDR_A_D[0..63]14 DDR_B_D[0..63]15
C C
B B
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
U3D
U3D
AP46
SA_DQ_0
AU47
SA_DQ_1
AT46
SA_DQ_2
AU49
SA_DQ_3
AR45
SA_DQ_4
AN49
SA_DQ_5
AV50
SA_DQ_6
AP50
SA_DQ_7
AW47
SA_DQ_8
BD50
SA_DQ_9
AW49
SA_DQ_10
BA49
SA_DQ_11
BC49
SA_DQ_12
AV46
SA_DQ_13
BA47
SA_DQ_14
AY50
SA_DQ_15
BF46
SA_DQ_16
BC47
SA_DQ_17
BF50
SA_DQ_18
BF48
SA_DQ_19
BC43
SA_DQ_20
BE49
SA_DQ_21
BA43
SA_DQ_22
BE47
SA_DQ_23
BF42
SA_DQ_24
BC39
SA_DQ_25
BF44
SA_DQ_26
BF40
SA_DQ_27
BB40
SA_DQ_28
BE43
SA_DQ_29
BF38
SA_DQ_30
BE41
SA_DQ_31
BA15
SA_DQ_32
BE11
SA_DQ_33
BE15
SA_DQ_34
BF14
SA_DQ_35
BB14
SA_DQ_36
BC15
SA_DQ_37
BE13
SA_DQ_38
BF16
SA_DQ_39
BF10
SA_DQ_40
BC11
SA_DQ_41
BF8
SA_DQ_42
BG7
SA_DQ_43
BC7
SA_DQ_44
BC9
SA_DQ_45
BD6
SA_DQ_46
BF12
SA_DQ_47
AV6
SA_DQ_48
BB6
SA_DQ_49
AW7
SA_DQ_50
AY6
SA_DQ_51
AT10
SA_DQ_52
AW11
SA_DQ_53
AU11
SA_DQ_54
AW9
SA_DQ_55
AR11
SA_DQ_56
AT6
SA_DQ_57
AP6
SA_DQ_58
AL7
SA_DQ_59
AR7
SA_DQ_60
AT12
SA_DQ_61
AM6
SA_DQ_62
AU7
SA_DQ_63
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
SA_BS_0 SA_BS_1 SA_BS_2
SA_RAS# SA_CAS#
SA_WE#
SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7
SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6
SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7
SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8
SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_MA_14
4
BC21 BJ21 BJ41
BH22 BK20 BL15
AT50 BB50 BB46 BE39 BB12 BE7 AV10 AR9
AR47 BA45 BE45 BC41 BC13 BB10 BA7 AN7 AR49 AW45 BC45 BA41 BA13 BA11 BA9 AN9
BC23 BF22 BE31 BC31 BH26 BJ35 BB34 BH32 BB26 BF32 BA21 BG25 BH34 BH18 BE25
DDR_A_DM0 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7
DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7 DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7
DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_MA14
DDR_A_BS0 14 DDR_A_BS1 14 DDR_A_BS2 14
DDR_A_RAS# 14 DDR_A_CAS# 14 DDR_A_WE# 14
DDR_A_DM[0..7] 14
DDR_A_DQS[0..7] 14
DDR_A_DQS#[0..7] 14
DDR_A_MA[0..14] 14
3
U3E
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9
DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
U3E
AP54 AM52 AR55 AV54
AM54
AN53 AT52 AU53
AW53
AY52 BB52 BC53 AV52
AW55
BD52 BC55 BF54 BE51 BH48 BK48 BE53 BH52 BK46
BJ47 BL45 BJ45
BL41 BH44 BH46 BK44 BK40
BJ39 BK10 BH10
BK6 BH6
BJ9
BL11
BG5
BJ5 BG3 BF4 BD4 BA3 BE5 BF2 BB4 AY4 BA1 AP2 AU1 AT2 AT4 AV4 AU3 AR3 AN1 AP4
AL3
AJ1 AK4 AM4 AH2 AK2
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
SB_DQ_0 SB_DQ_1 SB_DQ_2 SB_DQ_3 SB_DQ_4 SB_DQ_5 SB_DQ_6 SB_DQ_7 SB_DQ_8 SB_DQ_9 SB_DQ_10 SB_DQ_11 SB_DQ_12 SB_DQ_13 SB_DQ_14 SB_DQ_15 SB_DQ_16 SB_DQ_17 SB_DQ_18 SB_DQ_19 SB_DQ_20 SB_DQ_21 SB_DQ_22 SB_DQ_23 SB_DQ_24 SB_DQ_25 SB_DQ_26 SB_DQ_27 SB_DQ_28 SB_DQ_29 SB_DQ_30 SB_DQ_31 SB_DQ_32 SB_DQ_33 SB_DQ_34 SB_DQ_35 SB_DQ_36 SB_DQ_37 SB_DQ_38 SB_DQ_39 SB_DQ_40 SB_DQ_41 SB_DQ_42 SB_DQ_43 SB_DQ_44 SB_DQ_45 SB_DQ_46 SB_DQ_47 SB_DQ_48 SB_DQ_49 SB_DQ_50 SB_DQ_51 SB_DQ_52 SB_DQ_53 SB_DQ_54 SB_DQ_55 SB_DQ_56 SB_DQ_57 SB_DQ_58 SB_DQ_59 SB_DQ_60 SB_DQ_61 SB_DQ_62 SB_DQ_63
2
BJ13
SB_BS_0
BK12
SB_BS_1
BK38
SB_BS_2
BE21
SB_RAS#
BH14
SB_CAS#
BK14
SB_WE#
DDR_B_DM0
AP52
SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7
SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6
SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7
SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8
SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_MA_14
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
AY54 BJ49 BJ43 BH12 BD2 AY2 AJ3
AR53 BA53 BH50 BK42 BH8 BB2 AV2 AM2 AT54 BB54 BJ51 BH42 BK8 BC3 AW3 AN3
BJ15 BJ33 BH24 BA17 BF36 BH36 BF34 BK34 BJ37 BH40 BH16 BK36 BH38 BJ11 BL37
DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6
DDR_B_DQS7 DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6
DDR_B_MA7 DDR_B_MA8
DDR_B_MA9
DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14
1
DDR_B_BS0 15 DDR_B_BS1 15 DDR_B_BS2 15
DDR_B_RAS# 15 DDR_B_CAS# 15 DDR_B_WE# 15
DDR_B_DM[0..7] 15
DDR_B_DQS[0..7] 15
DDR_B_DQS#[0..7] 15
DDR_B_MA[0..14] 15
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Cantiga(2/6)-DDR2 A/B CH
Cantiga(2/6)-DDR2 A/B CH
Cantiga(2/6)-DDR2 A/B CH
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
9 58Tuesday, December 29, 2009
9 58Tuesday, December 29, 2009
9 58Tuesday, December 29, 2009
1.0
DDC2_CLK
DDC2_DATA
3VDDCCL30 3VDDCDA30
CRT_HSYNC30
CRT_VSYNC30
5
IGPU_L_BKLT_EN28
DDC2_DATA28
M_BLUE30 M_GREEN30 M_RED30
3VDDCCL 3VDDCDA CRT_HSYNC
CRT_VSYNC
+3VS
DDC2_CLK28
ENAVDD29
LVDS_A_C-28 LVDS_A_C+28
LVDS_A_0-28 LVDS_A_1-28 LVDS_A_2-28
LVDS_A_0+28 LVDS_A_1+28 LVDS_A_2+28
M_BLUE M_GREEN M_RED
1 2
1 2
DPST_PWM28
R338 100K_0402_5%R338 100K_0402_5%
R340 0_0402_5%R340 0_0402_5%
R65 10K_0402_5%R65 10K_0402_5%
1 2
R66 10K_0402_5%R66 10K_0402_5%
1 2
DDC2_CLK DDC2_DATA
R67 2.37K_0402_1%R67 2.37K_0402_1%
1 2
T42T42
LVDS_A_C­LVDS_A_C+
LVDS_A_0­LVDS_A_1­LVDS_A_2-
LVDS_A_0+ LVDS_A_1+ LVDS_A_2+
R68 75_0402_5%R 68 75_0402_5%
1 2
R69 75_0402_5%R69 75_0402_5%
1 2
R70 75_0402_5%R 70 75_0402_5%
1 2
R16
R16
1 2
R15
R15
150_0402_1%
150_0402_1%
1 2
150_0402_1%
150_0402_1%
R13
R13
1 2
150_0402_1%
150_0402_1%
R71 3 0.1_0402_1%R71 3 0.1_0402_1%
R73 3 0.1_0402_1%R73 3 0.1_0402_1%
R342
R342
R343
R343
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
@
@
@
@
Close to pin D32 and keep 30mil space to other part/trace.
DPST_PWM
12
ENABLT_R
1.02K_0402_1%
1.02K_0402_1%
R76
R76
+3VS
R339
R339
R341
2.2K_0402_5%
2.2K_0402_5%
D D
For Crestline:2.4kohm For Calero: 1.5Kohm For Cantiga: 2.37Kohm
C C
B B
R341
2.2K_0402_5%
2.2K_0402_5%
1 2
1 2
LVDS_IBG
4
U3C
U3C
D38
L_BKLT_CTRL
C37
L_BKLT_EN
K38
L_CTRL_CLK
L37
L_CTRL_DATA
J37
L_DDC_CLK
L35
L_DDC_DATA
B36
L_VDD_EN
F50
LVDS_IBG
H46
LVDS_VBG
P44
LVDS_VREFH
K46
LVDS_VREFL
D46
LVDSA_CLK#
B46
LVDSA_CLK
D44
LVDSB_CLK#
B44
LVDSB_CLK
G45
LVDSA_DATA#_0
F46
LVDSA_DATA#_1
G41
LVDSA_DATA#_2
C45
LVDSA_DATA#_3
F44
LVDSA_DATA_0
G47
LVDSA_DATA_1
F40
LVDSA_DATA_2
A45
LVDSA_DATA_3
B40
LVDSB_DATA#_0
A41
LVDSB_DATA#_1
F42
LVDSB_DATA#_2
D48
LVDSB_DATA#_3
D40
LVDSB_DATA_0
C41
LVDSB_DATA_1
G43
LVDSB_DATA_2
B48
LVDSB_DATA_3
J27
TVA_DAC
E27
TVB_DAC
G27
TVC_DAC
F26
TVA_RTN
B34
TV_DCONSEL_0
D34
TV_DCONSEL_1
J29
CRT_BLUE
G29
CRT_GREEN
F30
CRT_RED
E29
CRT_IRTN
D36
CRT_DDC_CLK
C35
CRT_DDC_DATA
J33
CRT_HSYNC
D32
CRT_TVO_IREF
G31
CRT_VSYNC
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
1 2
3
layout note: Place R64 <500mils to U4 pin U45&T44.
PEGCOMP trace width and spacing is 20/25 mils.
PEGCOMP
1 2
R64 49.9_0402_1%R64 49.9_0402_1%
PEG_TXN0
C1073 0.1U_0402_16V7KC1073 0.1U_0402_16V7K
PEG_TXN1
C1074 0.1U_0402_16V7KC1074 0.1U_0402_16V7K
PEG_TXN2
C1075 0.1U_0402_16V7KC1075 0.1U_0402_16V7K
PEG_TXN3
C1076 0.1U_0402_16V7KC1076 0.1U_0402_16V7K
PEG_TXN4
C1077 0.1U_0402_16V7KC1077 0.1U_0402_16V7K
PEG_TXN5
C1078 0.1U_0402_16V7KC1078 0.1U_0402_16V7K
PEG_TXN6
C1079 0.1U_0402_16V7KC1079 0.1U_0402_16V7K
PEG_TXN7
C1080 0.1U_0402_16V7KC1080 0.1U_0402_16V7K
PEG_TXN8
C1081 0.1U_0402_16V7KC1081 0.1U_0402_16V7K
PEG_TXN9
C1082 0.1U_0402_16V7KC1082 0.1U_0402_16V7K
PEG_TXN10
C1083 0.1U_0402_16V7KC1083 0.1U_0402_16V7K
PEG_TXN11
C1084 0.1U_0402_16V7KC1084 0.1U_0402_16V7K
PEG_TXN12
C1085 0.1U_0402_16V7KC1085 0.1U_0402_16V7K
PEG_TXN13
C1086 0.1U_0402_16V7KC1086 0.1U_0402_16V7K
PEG_TXN14
C1087 0.1U_0402_16V7KC1087 0.1U_0402_16V7K
PEG_TXN15
C1088 0.1U_0402_16V7KC1088 0.1U_0402_16V7K
PEG_TXP0
C1089 0.1U_0402_16V7KC1089 0.1U_0402_16V7K
PEG_TXP1
C1090 0.1U_0402_16V7KC1090 0.1U_0402_16V7K
PEG_TXP2
C1091 0.1U_0402_16V7KC1091 0.1U_0402_16V7K
PEG_TXP3
C1092 0.1U_0402_16V7KC1092 0.1U_0402_16V7K
PEG_TXP4
C1093 0.1U_0402_16V7KC1093 0.1U_0402_16V7K
PEG_TXP5
C1094 0.1U_0402_16V7KC1094 0.1U_0402_16V7K
PEG_TXP6
C1095 0.1U_0402_16V7KC1095 0.1U_0402_16V7K
PEG_TXP7
C1096 0.1U_0402_16V7KC1096 0.1U_0402_16V7K
PEG_TXP8
C1097 0.1U_0402_16V7KC1097 0.1U_0402_16V7K
PEG_TXP9
C1098 0.1U_0402_16V7KC1098 0.1U_0402_16V7K
PEG_TXP10
C1099 0.1U_0402_16V7KC1099 0.1U_0402_16V7K
PEG_TXP11
C1100 0.1U_0402_16V7KC1100 0.1U_0402_16V7K
PEG_TXP12
C1101 0.1U_0402_16V7KC1101 0.1U_0402_16V7K
PEG_TXP13
C1102 0.1U_0402_16V7KC1102 0.1U_0402_16V7K
PEG_TXP14
C1103 0.1U_0402_16V7KC1103 0.1U_0402_16V7K
PEG_TXP15
C1104 0.1U_0402_16V7KC1104 0.1U_0402_16V7K
PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8 PEG_RX#_9
PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8
PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15
PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5 PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9
PEG_TX_0 PEG_TX_1 PEG_TX_2 PEG_TX_3 PEG_TX_4 PEG_TX_5 PEG_TX_6 PEG_TX_7 PEG_TX_8
PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15
U45 T44
D52 G49 K54 H50 M52 N49 P54 V46 Y50 V52 W49 AB54 AD46 AC55 AE49 AF54
E51 F48 J55 J49 M54 M50 P52 U47 AA49 V54 V50 AB52 AC47 AC53 AD50 AF52
L47 F52 P46 H54 L55 T46 R53 U49 T54 Y46 AB46 W53 Y54 AC49 AF46 AD54
J47 F54 N47 H52 L53 R47 R55 T50 T52 W47 AA47 W55 Y52 AB50 AE47 AD52
PEG_COMPI
PEG_COMPO
LVDS
LVDS
TV
TV
PEG_RX#_10 PEG_RX#_11 PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15
PEG_TX#_10
PCI-EXPRESS GRAPHICS
PCI-EXPRESS GRAPHICS
PEG_TX#_11 PEG_TX#_12 PEG_TX#_13 PEG_TX#_14 PEG_TX#_15
VGA
VGA
PCIE_GTX_C_MRX_N0 21 PCIE_GTX_C_MRX_N1 21 PCIE_GTX_C_MRX_N2 21 PCIE_GTX_C_MRX_N3 21 PCIE_GTX_C_MRX_N4 21 PCIE_GTX_C_MRX_N5 21 PCIE_GTX_C_MRX_N6 21 PCIE_GTX_C_MRX_N7 21 PCIE_GTX_C_MRX_N8 21 PCIE_GTX_C_MRX_N9 21 PCIE_GTX_C_MRX_N10 21 PCIE_GTX_C_MRX_N11 21 PCIE_GTX_C_MRX_N12 21 PCIE_GTX_C_MRX_N13 21 PCIE_GTX_C_MRX_N14 21 PCIE_GTX_C_MRX_N15 21
PCIE_GTX_C_MRX_P0 21 PCIE_GTX_C_MRX_P1 21 PCIE_GTX_C_MRX_P2 21 PCIE_GTX_C_MRX_P3 21 PCIE_GTX_C_MRX_P4 21 PCIE_GTX_C_MRX_P5 21 PCIE_GTX_C_MRX_P6 21 PCIE_GTX_C_MRX_P7 21 PCIE_GTX_C_MRX_P8 21 PCIE_GTX_C_MRX_P9 21 PCIE_GTX_C_MRX_P10 21 PCIE_GTX_C_MRX_P11 21 PCIE_GTX_C_MRX_P12 21 PCIE_GTX_C_MRX_P13 21 PCIE_GTX_C_MRX_P14 21 PCIE_GTX_C_MRX_P15 21
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
+VCC_PEG
PCIE_MTX_C_GRX_N0 21 PCIE_MTX_C_GRX_N1 21 PCIE_MTX_C_GRX_N2 21 PCIE_MTX_C_GRX_N3 21 PCIE_MTX_C_GRX_N4 21 PCIE_MTX_C_GRX_N5 21 PCIE_MTX_C_GRX_N6 21 PCIE_MTX_C_GRX_N7 21 PCIE_MTX_C_GRX_N8 21 PCIE_MTX_C_GRX_N9 21 PCIE_MTX_C_GRX_N10 21 PCIE_MTX_C_GRX_N11 21 PCIE_MTX_C_GRX_N12 21 PCIE_MTX_C_GRX_N13 21 PCIE_MTX_C_GRX_N14 21 PCIE_MTX_C_GRX_N15 21
PCIE_MTX_C_GRX_P0 21 PCIE_MTX_C_GRX_P1 21 PCIE_MTX_C_GRX_P2 21 PCIE_MTX_C_GRX_P3 21 PCIE_MTX_C_GRX_P4 21 PCIE_MTX_C_GRX_P5 21 PCIE_MTX_C_GRX_P6 21 PCIE_MTX_C_GRX_P7 21 PCIE_MTX_C_GRX_P8 21 PCIE_MTX_C_GRX_P9 21 PCIE_MTX_C_GRX_P10 21 PCIE_MTX_C_GRX_P11 21 PCIE_MTX_C_GRX_P12 21 PCIE_MTX_C_GRX_P13 21 PCIE_MTX_C_GRX_P14 21 PCIE_MTX_C_GRX_P15 21
2
Strap Pin Table
CFG[2:0] FSB Freq select
CFG[4:3] Reserved
CFG5 (DMI select)
CFG6
CFG6
CFG7 (Intel Management Engine Crypto strap)
CFG8
CFG9
(PCIE Graphics Lane Reversal)
CFG10 (PCIE Lookback enable)
CFG11
CFG[13:12] (XOR/ALLZ)
CFG16 (FSB Dynamic ODT)
CFG19 (DMI Lane Reversal)
CFG20 (PCIE/SDVO concurrent)
1
000 = FSB 1066MHz 010 = FSB 800MHz 011 = FSB 667MHz Others = Reserved
0 = DMI x 2 1 = DMI x 4 0 = The iTPM Host Interface is enable
*
1 = The iTPM Host Interface is disable
0 =(TLS)chiper suite with no confidentiality
1 =(TLS)chiper suite with confidentiality
Reserved
0 = Reverse Lane,15->0, 14->1
1 = Normal Operation,Lane Number in order
0 = Enable
1 = Disable
Reserved
00 = Reserved 01 = XOR Mode Enabled 10 = All Z Mode Enabled
*
(Default)11 = Normal Operation
ReservedCFG[15:14]
0 = Disabled
1 = Enabled
*
ReservedCFG[18:17]
0 = Normal Operation
(Lane number in Order)
*
1 = Reverse Lane
0 = Only PCIE or SDVO is operational.
1 = PCIE/SDVO are operating simu.
R72 2.21K_0402_1%@R72 2.21K_0402_1%@
CFG58
CFG68
CFG78
CFG98
CFG108
CFG128
CFG138
CFG168
1 2
R74 2.21K_0402_1%@R74 2.21K_0402_1%@
1 2
R75 2.21K_0402_1%@R75 2.21K_0402_1%@
1 2
R77 2.21K_0402_1%@R77 2.21K_0402_1%@
1 2
R78 2.21K_0402_1%@R78 2.21K_0402_1%@
1 2
R79 2.21K_0402_1%@R79 2.21K_0402_1%@
1 2
R80 2.21K_0402_1%@R80 2.21K_0402_1%@
1 2
R81 2.21K_0402_1%@R81 2.21K_0402_1%@
1 2
*
*
*
*
*
+3VS
R82 4.02K_0402_1%@R 82 4.02K_0402_1%@
CFG198
CFG208
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Cantiga(3/6)-VGA/LVDS/TV
Cantiga(3/6)-VGA/LVDS/TV
Cantiga(3/6)-VGA/LVDS/TV
LA-5811P
LA-5811P
LA-5811P
1 2
R83 4.02K_0402_1%@R83 4.02K_0402_1%@
1 2
1
1.0
1.0
10 58Tuesday, December 29, 2009
10 58Tuesday, December 29, 2009
10 58Tuesday, December 29, 2009
1.0
5
+3VS
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
D D
C89
C89
2
+1.5VS
C C
B B
+1.05VM_HPLL
+3VS_DAC_CRT
R86
R86
12
10U_0603_6.3V
10U_0603_6.3V
1
1
C91
C91
C90
C90
2
2
R94 0_0603_5%R94 0_0603_5%
1 2
+VCCP
C110
C110
+1.05VM_PEGPLL
1
C125
C125
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.01U_0402_16V7K
0.01U_0402_16V7K
+3VS
1
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
C92
C92
2
+1.5VS_PEG_BG
1
C105
C105
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
+
+
2
R100 0_0603_5%R100 0_0603_5%
2
R97 0_0805_5%R97 0_0805_5%
1 2
150U_B2_6.3V-M~D
150U_B2_6.3V-M~D
1 2
1
+1.8V
C126
C126
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+3VS_DAC_BG
R87
R87
12
0.01U_0402_16V7K
0.01U_0402_16V7K
22U_0805_6.3V
22U_0805_6.3V
1
1
C94
C94
C93
C93
2
2
+1.8V_TXLVDS
1
C102
C102 1000P_0402_50V7K
1000P_0402_50V7K
2
+1.05VM_PEGPLL
+1.05VM_A_SM
4.7U_0805_10V4Z
4.7U_0805_10V4Z
10U_0805_6.3V6M
10U_0805_6.3V6M
1
1
2
2
C112
C112
C111
C111
+1.05VM_A_SM_CK
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C119
C119
2
R102 0_0603_5%R102 0_0603_5%
12
+1.05VM_DPLLA
+1.05VM_DPLLB
+1.05VM_HPLL
+1.05VM_MPLL
1U_0603_10V4Z
1U_0603_10V4Z
1
2
C113
C113
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C120
C120
2
1U_0603_10V4Z
1U_0603_10V4Z
1
C127
C127
2
+1.8V_LVDS
AF10
AJ43
AG43
AW24
AU24
AW22
AU22 AU21
AW20
AU19
AW18
AU18
AW16
AU16 AT16 AR16 AU15 AT15 AR15
AW14
AT24 AR24 AT22 AR22 AT21 AR21 AT19 AR19 AT18 AR18
AU27 AU28 AU29 AU31 AT31 AR31 AT29 AR29 AT28 AR28 AT27 AR27
AH12
AE43
4
J31
L31
M33
J45
L49
AE1
U43 U41
V44
M46
L45
U3H
U3H
VCCA_CRT_DAC
VCCA_DAC_BG VSSA_DAC_BG
VCCA_DPLLA
VCCA_DPLLB
VCCA_HPLL
VCCA_MPLL
VCCA_LVDS1 VCCA_LVDS2
VSSA_LVDS
VCCA_PEG_BG
VCCA_PEG_PLL
VCCA_SM_1 VCCA_SM_2 VCCA_SM_3 VCCA_SM_4 VCCA_SM_5 VCCA_SM_6 VCCA_SM_7 VCCA_SM_8 VCCA_SM_9 VCCA_SM_10 VCCA_SM_11 VCCA_SM_12 VCCA_SM_13 VCCA_SM_14 VCCA_SM_15 VCCA_SM_16 VCCA_SM_17
VCCA_SM_NCTF_1 VCCA_SM_NCTF_2 VCCA_SM_NCTF_3 VCCA_SM_NCTF_4 VCCA_SM_NCTF_5 VCCA_SM_NCTF_6 VCCA_SM_NCTF_7 VCCA_SM_NCTF_8 VCCA_SM_NCTF_9 VCCA_SM_NCTF_10
VCCA_SM_CK_4 VCCA_SM_CK_3 VCCA_SM_CK_2 VCCA_SM_CK_1 VCCA_SM_CK_NCTF_1 VCCA_SM_CK_NCTF_2 VCCA_SM_CK_NCTF_3 VCCA_SM_CK_NCTF_4 VCCA_SM_CK_NCTF_5 VCCA_SM_CK_NCTF_6 VCCA_SM_CK_NCTF_7 VCCA_SM_CK_NCTF_8
VCCD_HPLL
VCCD_PEG_PLL
VCCD_LVDS_1 VCCD_LVDS_2
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
CRTPLLA PEGA SM
CRTPLLA PEGA SM
A LVDS
A LVDS
POWER
POWER
LVDS
LVDS
VCCA_TV_DAC
TVD TV/CRT
TVD TV/CRT
HDA
HDA
VCCD_QDAC
VCCD_TVDAC
VCC_AXF_1 VCC_AXF_2 VCC_AXF_3
AXF
AXF
VCC_SM_CK_1 VCC_SM_CK_2 VCC_SM_CK_3 VCC_SM_CK_4
SM CK
SM CK
VCC_TX_LVDS
HV
HV
VCC_PEG_1 VCC_PEG_2 VCC_PEG_3 VCC_PEG_4
PEG
PEG
DMI
DMI
VTTLF
VTTLF
VTT_1 VTT_2 VTT_3 VTT_4 VTT_5 VTT_6 VTT_7 VTT_8
VTT_9 VTT_10 VTT_11 VTT_12 VTT_13
VTT
VTT
VCC_HDA
VCC_HV_1 VCC_HV_2
VCC_DMI_1 VCC_DMI_2 VCC_DMI_3
VTTLF1 VTTLF2 VTTLF3
R13 T12 R11 T10 R9 T8 R7 T6 R5 T4 R3 T2 R1
K30
A31
N34
N32
M25 N24 M23
BK24 BL23 BJ23 BK22
T41
C33 A33
AB44 Y44 AC43 AA43
AM44 AN43 AL43
K14 Y12 P2
+VCC_HDA
+VTTLF1 +VTTLF2 +VTTLF3
3
0.47U_0603_10V7K
0.47U_0603_10V7K
R92 0_0402_5%@R92 0_0402_5%@
1 2
+1.5VS_QDAC
+1.5VS_TVDAC
+VCC_HDA
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+V1.05VM_AXF
+1.5V_SM_CK
+1.8V_TXLVDS
+VCC_PEG
+1.05VM_DMI
0.47U_0603_10V7K
0.47U_0603_10V7K
1
C128
C128
2
2.2U_0805_16V4Z
2.2U_0805_16V4Z
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1
1
1
C87
C87
2
2
2
C86
C86
C85
C85
Disable HDMI audio
R321 0_0603_5%R321 0_0603_5%
1 2
1
C1045
C1045
2
+3VS_HV
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
C121
C121
0.47U_0603_10V7K
0.47U_0603_10V7K
0.47U_0603_10V7K
0.47U_0603_10V7K
1
1
C129
C129
C130
C130
2
2
+VCCP
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1
2
C88
C88
+3VS_TVDAC
0.01U_0402_16V7K
0.01U_0402_16V7K
1
C100
C100
2
1
+
+
2
C84
C84
330U_D2E_2.5VM_R9
330U_D2E_2.5VM_R9
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C101
C101
2
+1.5VS
Enable HDMI audio
R91
R91
+VCCP
+3VS
2
+1.05VM_DPLLA +VCCP
1
C81
C81
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+1.05VM_DPLLB
+3VS
2 1
D1 CH751H-40_SC76D1 CH751H-40_SC76
1
C96
C96
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+1.05VM_HPLL
1
1
2
2
C103
C103
C104
C104
0.1U_0402_16V4Z
0.1U_0402_16V4Z
4.7U_0805_10V4Z
4.7U_0805_10V4Z
+1.05VM_MPLL
1
1
C107
C107
C106
C106
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
10U_0805_6.3V6M
10U_0805_6.3V6M
+1.8V_TXLVDS +1.8V
1
2
C114
C114
1000P_0402_50V7K
1000P_0402_50V7K
+1.05VM_PEGPLL
0.1U_0402_16V4Z
0.1U_0402_16V4Z
10U_0805_10V4Z
10U_0805_10V4Z
1
1
C122
C122
C123
C123
2
2
+VCCP_D
R103 10_0402_5%R103 10_0402_5%
+1.5VS_QDAC
0.01U_0402_16V7K
0.01U_0402_16V7K
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
C131
C131
C132
C132
2
2
R84
R84
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
R88
R88
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
R93
R93
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
R95
R95
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
R98 0_0603_5%R98 0_0603_5%
1 2
L1
L1
1 2
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
4.7U_0603_6.3V
4.7U_0603_6.3V
1
C133
C133
2
+VCCP
+VCCP
+VCCP
R105
R105
1 2
+V1.05VM_AXF
10U_0805_10V4Z
10U_0805_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1
C82
C82
2
+VCCP
+1.5V_SM_CK
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C97
C97
10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C99
C99
2
+1.5VS_TVDAC
0.01U_0402_16V7K
0.01U_0402_16V7K
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
C108
C108
C109
C109
2
2
+VCC_PEG
10U_0805_6.3V6M
10U_0805_6.3V6M
4.7U_0805_10V4Z
4.7U_0805_10V4Z
220U_B2_2.5VM_R35
220U_B2_2.5VM_R35
1
1
1
+
+
C118
C118
C117
C117
C116
C116
2
2
2
+1.05VM_DMI
R101 0_0603_5%R101 0_0603_5%
1 2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C124
C124
2
R104 0_0402_5%R104 0_0402_5%
1 2
+1.5VS
1
R85 0_0603_5%R85 0_0603_5%
1 2
1
C83
C83
2
R89 0_0805_5%R89 0_0805_5%
1 2
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C98
C98
2
R96
R96
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
1 2
R99 0_1206_5%R99 0_1206_5%
+VCCP
+3VS_HV
+VCCP
+1.5V
+1.5VS
+VCCP
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPE RTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPE RTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPE RTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SE CRET INFORMATION. THIS SHEET MAY NOT B E TRANSFERED FR OM THE CUSTODY OF THE COMPETENT DIVISI ON OF R&D
AND TRADE SE CRET INFORMATION. THIS SHEET MAY NOT B E TRANSFERED FR OM THE CUSTODY OF THE COMPETENT DIVISI ON OF R&D
AND TRADE SE CRET INFORMATION. THIS SHEET MAY NOT B E TRANSFERED FR OM THE CUSTODY OF THE COMPETENT DIVISI ON OF R&D DEPARTMENT EX CEPT AS AUTHORIZ ED BY COMPAL ELECTRONICS, INC . NEITHER THIS SHE ET NOR THE INFORMA TION IT CONTAINS
DEPARTMENT EX CEPT AS AUTHORIZ ED BY COMPAL ELECTRONICS, INC . NEITHER THIS SHE ET NOR THE INFORMA TION IT CONTAINS
DEPARTMENT EX CEPT AS AUTHORIZ ED BY COMPAL ELECTRONICS, INC . NEITHER THIS SHE ET NOR THE INFORMA TION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Cantiga(4/6)-PWR
Cantiga(4/6)-PWR
Cantiga(4/6)-PWR
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
11 58Tuesday, December 29, 2009
11 58Tuesday, December 29, 2009
11 58Tuesday, December 29, 2009
1.0
5
Extnal Graphic: 1210.34mA integrated Graphic: 1930.4mA
U3F
U3F
D D
0.22U_0402_10V4Z
0.22U_0402_10V4Z
0.22U_0402_10V4Z
220U_B2_2.5VM_R35
220U_B2_2.5VM_R35
10U_0805_6.3V6M
10U_0805_6.3V6M
1
+
+
C141
C141
2
C C
B B
A A
0.22U_0402_10V4Z
C143
C143
C142
C142
1
1
2
1
2
2
+VCCP
AT41
VCC_1
AR41
VCC_2
AN41
VCC_3
AJ41
VCC_4
AH41
VCC_5
AD41
VCC_6
AC41
VCC_7
Y41
VCC_8
W41
VCC_9
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C144
C144
1
2
AT40
VCC_10
AM40
VCC_11
AL40
C145
C145
VCC_12
AJ40
VCC_13
AH40
VCC_14
AG40
VCC_15
AE40
VCC_16
AD40
VCC_17
AC40
VCC_18
AA40
VCC_19
Y40
VCC_20
AN35
VCC_21
AM35
VCC_22
AJ35
VCC_23
AH35
VCC_24
AD35
VCC_25
AC35
VCC_26
W35
VCC_27
AM34
VCC_28
AL34
VCC_29
AJ34
VCC_30
AH34
VCC_31
AG34
VCC_32
AE34
VCC_33
AD34
VCC_34
AC34
VCC_35
AA34
VCC_36
Y34
VCC_37
W34
VCC_38
AM32
VCC_39
AL32
VCC_40
AJ32
VCC_41
AH32
VCC_42
AE32
VCC_43
AD32
VCC_44
AA32
VCC_45
AM31
VCC_46
AL31
VCC_47
AJ31
VCC_48
AH31
VCC_49
AM29
VCC_50
AL29
VCC_51
AM28
VCC_52
AL28
VCC_53
AJ28
VCC_54
AM27
VCC_55
AL27
VCC_56
AM25
VCC_57
AL25
VCC_58
AJ25
VCC_59
AM24
VCC_60
N36
VCC_61
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
4
VCC CORE
VCC CORE
POWER
POWER
VCC_NCTF_1 VCC_NCTF_2 VCC_NCTF_3 VCC_NCTF_4 VCC_NCTF_5 VCC_NCTF_6 VCC_NCTF_7 VCC_NCTF_8
VCC_NCTF_9 VCC_NCTF_10 VCC_NCTF_11 VCC_NCTF_12 VCC_NCTF_13 VCC_NCTF_14 VCC_NCTF_15 VCC_NCTF_16 VCC_NCTF_17 VCC_NCTF_18 VCC_NCTF_19 VCC_NCTF_20 VCC_NCTF_21 VCC_NCTF_22 VCC_NCTF_23 VCC_NCTF_24 VCC_NCTF_25 VCC_NCTF_26 VCC_NCTF_27 VCC_NCTF_28 VCC_NCTF_29 VCC_NCTF_30 VCC_NCTF_31
VCC NCTF
VCC NCTF
VCC_NCTF_32 VCC_NCTF_33 VCC_NCTF_34 VCC_NCTF_35 VCC_NCTF_36 VCC_NCTF_37 VCC_NCTF_38
AT38 AR38 AN38 AM38 AL38 AG38 AE38 AA38 Y38 W38 U38 T38 R38 AT37 AR37 AN37 AM37 AL37 AJ37 AH37 AG37 AE37 AD37 AC37 AA37 Y37 W37 U37 T37 R37 AT35 AR35 U35 AT34 AR34 U34 T34 R34
+VCCP
330U_D2E_2.5VM_R9
330U_D2E_2.5VM_R9
+1.5V
C146
C146
3
+VCCP
3000mA
VCC_SM_1 VCC_SM_2 VCC_SM_3 VCC_SM_4 VCC_SM_5 VCC_SM_6 VCC_SM_7 VCC_SM_8 VCC_SM_9 VCC_SM_10 VCC_SM_11 VCC_SM_12 VCC_SM_13 VCC_SM_14 VCC_SM_15 VCC_SM_16 VCC_SM_17 VCC_SM_18 VCC_SM_19 VCC_SM_20 VCC_SM_21 VCC_SM_22 VCC_SM_23 VCC_SM_24 VCC_SM_25 VCC_SM_26 VCC_SM_27 VCC_SM_28 VCC_SM_29 VCC_SM_30 VCC_SM_31 VCC_SM_32 VCC_SM_33
VCC_AXG_1 VCC_AXG_2 VCC_AXG_3 VCC_AXG_4 VCC_AXG_5 VCC_AXG_6 VCC_AXG_7 VCC_AXG_8 VCC_AXG_9 VCC_AXG_10 VCC_AXG_11 VCC_AXG_12 VCC_AXG_13 VCC_AXG_14 VCC_AXG_15 VCC_AXG_16 VCC_AXG_17 VCC_AXG_18 VCC_AXG_19 VCC_AXG_20 VCC_AXG_21 VCC_AXG_22 VCC_AXG_23 VCC_AXG_24 VCC_AXG_25 VCC_AXG_26 VCC_AXG_27 VCC_AXG_28 VCC_AXG_29 VCC_AXG_30 VCC_AXG_31 VCC_AXG_32 VCC_AXG_33 VCC_AXG_34 VCC_AXG_35 VCC_AXG_36 VCC_AXG_37 VCC_AXG_38 VCC_AXG_39 VCC_AXG_40 VCC_AXG_41 VCC_AXG_42 VCC_AXG_43 VCC_AXG_44 VCC_AXG_45 VCC_AXG_46 VCC_AXG_47 VCC_AXG_48 VCC_AXG_49 VCC_AXG_50 VCC_AXG_51 VCC_AXG_52 VCC_AXG_53 VCC_AXG_54 VCC_AXG_55 VCC_AXG_56 VCC_AXG_57 VCC_AXG_58 VCC_AXG_59 VCC_AXG_60 VCC_AXG_61
VCC_AXG_SENSE VSS_AXG_SENSE
2
+VCCP
T32 U31 T31 R31 U29 T29 R29 U28 U27 T27 R27 U25 T25 R25 U24 U22 T22 R22 U21 T21 R21 AM19 AL19 AH19 AG19 AE19 AD19 AC19 W19 U19 AM18 AL18 AJ18 AH18 AG18 AE18 AD18 AC18 AA18 Y18 W18 U18 T18 R18
AJ16 AH16 AD16 AC16 AA16 U16 T16 R16 AM15 AL15 AJ15 AH15 AG15 AE15 AA15 Y15 W15 U15 T15
AU45 BF52 BB38 BA19 BE9 AU9 AL9
VCCSM_LF1 VCCSM_LF2 VCCSM_LF3 VCCSM_LF4 VCCSM_LF5 VCCSM_LF6 VCCSM_LF7
VCC SMVCC GFX
VCC SMVCC GFX
VCC_AXG_NCTF_10 VCC_AXG_NCTF_11 VCC_AXG_NCTF_12 VCC_AXG_NCTF_13 VCC_AXG_NCTF_14 VCC_AXG_NCTF_15 VCC_AXG_NCTF_16 VCC_AXG_NCTF_17 VCC_AXG_NCTF_18 VCC_AXG_NCTF_19 VCC_AXG_NCTF_20 VCC_AXG_NCTF_21 VCC_AXG_NCTF_22 VCC_AXG_NCTF_23
POWER
POWER
VCC_AXG_NCTF_24 VCC_AXG_NCTF_25 VCC_AXG_NCTF_26 VCC_AXG_NCTF_27 VCC_AXG_NCTF_28 VCC_AXG_NCTF_29 VCC_AXG_NCTF_30 VCC_AXG_NCTF_31 VCC_AXG_NCTF_32 VCC_AXG_NCTF_33 VCC_AXG_NCTF_34 VCC_AXG_NCTF_35 VCC_AXG_NCTF_36 VCC_AXG_NCTF_37 VCC_AXG_NCTF_38 VCC_AXG_NCTF_39
VCC GFX NCTF
VCC GFX NCTF
VCC_AXG_NCTF_40 VCC_AXG_NCTF_41 VCC_AXG_NCTF_42 VCC_AXG_NCTF_43 VCC_AXG_NCTF_44
VCC GFX
VCC GFX
VCC_AXG_NCTF_1 VCC_AXG_NCTF_2 VCC_AXG_NCTF_3 VCC_AXG_NCTF_4 VCC_AXG_NCTF_5 VCC_AXG_NCTF_6 VCC_AXG_NCTF_7 VCC_AXG_NCTF_8 VCC_AXG_NCTF_9
VCC_AXG_62 VCC_AXG_63 VCC_AXG_64 VCC_AXG_65 VCC_AXG_66 VCC_AXG_67 VCC_AXG_68 VCC_AXG_69 VCC_AXG_70 VCC_AXG_71 VCC_AXG_72 VCC_AXG_73 VCC_AXG_74 VCC_AXG_75 VCC_AXG_76 VCC_AXG_77 VCC_AXG_78 VCC_AXG_79 VCC_AXG_80
VCC_SM_LF1 VCC_SM_LF2 VCC_SM_LF3 VCC_SM_LF4 VCC_SM_LF5 VCC_SM_LF6 VCC_SM_LF7
VCC SM LF
VCC SM LF
U3G
U3G
BB36 BE35
AW34
0.01U_0402_16V7K
10U_0805_6.3V6M
10U_0805_6.3V6M
330U_D2E_2.5VM_R9
330U_D2E_2.5VM_R9
1
C137
C137
+
+
2
1
+
+
2
1
1
C148
C148
C147
C147
2
2
10U_0805_6.3V
10U_0805_6.3V
0.01U_0402_16V7K
10U_0805_6.3V6M
10U_0805_6.3V6M
C138
C138
C139
C139
1
1
2
2
1
1
C149
C149
C150
C150
2
2
10U_0805_6.3V
10U_0805_6.3V
1U_0603_10V4Z
1U_0603_10V4Z
6326.84mA
T43PAD T43PAD T44PAD T44PAD
AW32
BK30 BH30 BF30
C140
C140
2
BD30 BB30
AW30
1
BL29
BJ29 BG29 BE29 BC29 BA29 AY29 BK28 BH28 BF28 BD28 BB28
BL27
BJ27 BG27 BE27 BC27 BA27 AY27
AW26
BF24
BL19 BB16
W32 AG31 AE31 AD31 AC31 AA31
Y31
W31 AH29
0.1U_0402_16V4Z
0.1U_0402_16V4Z
AG29 AE29 AD29 AC29 AA29
Y29
W29 AH28 AG28 AE28 AA28 AH27 AG27 AE27 AD27 AC27 AA27
Y27
W27 AH25 AD25 AC25
W25
AJ24 AH24 AG24 AE24 AD24 AC24 AA24
Y24
W24
AM22
AL22
AJ22 AH22 AG22 AE22 AD22 AC22 AA22
AM21
AL21
AJ21 AH21 AD21 AC21 AA21
Y21
W21
AM16
AL16
AG13 AE13
1
1
2
C134
C134
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C156 0.1U_0402_16V4ZC15 6 0.1U_0402_16V 4Z
1
2
1
1
2
2
C136
C136
C135
C135
4.7U_0805_10V4Z
4.7U_0805_10V4Z
0.22U_0402_10V4Z
0.22U_0402_10V4Z
C154 1U_0603_10V4ZC154 1U_0603_10V4Z
C152 0.22U_0603_10V7KC152 0.22U_0603_10V7K
C151 0.22U_0603_10V7KC151 0.22U_0603_10V7K
C153 0.47U_0402_6.3V6KC153 0.47U_0402_6.3V6K
C155 1U_0603_10V4ZC155 1U_0603_10V4Z
1
1
1
1
C157 0.1U_0402_16V4ZC15 7 0.1U_0402_16V 4Z
1
2
2
2
1
2
2
2
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Cantiga(5/6)-PWR/GND
Cantiga(5/6)-PWR/GND
Cantiga(5/6)-PWR/GND
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
12 58Tuesday, December 29, 2009
12 58Tuesday, December 29, 2009
12 58Tuesday, December 29, 2009
1.0
5
U3I
U3I
BA55
VSS_1
AU55
VSS_2
AN55
VSS_3
AJ55
VSS_4
AE55
VSS_5
AA55
VSS_6
U55
VSS_7
N55
VSS_8
BD54
D D
C C
B B
A A
VSS_9
BG53
VSS_10
AJ53
VSS_11
AE53
VSS_12
AA53
VSS_13
U53
VSS_14
N53
VSS_15
J53
VSS_16
G53
VSS_17
E53
VSS_18
K52
VSS_19
BG51
VSS_20
BA51
VSS_21
AW51
VSS_22
AU51
VSS_23
AR51
VSS_24
AN51
VSS_25
AL51
VSS_26
AJ51
VSS_27
AG51
VSS_28
AE51
VSS_29
AC51
VSS_30
AA51
VSS_31
W51
VSS_32
U51
VSS_33
R51
VSS_34
N51
VSS_35
L51
VSS_36
J51
VSS_37
G51
VSS_38
C51
VSS_39
BK50
VSS_40
AM50
VSS_41
K50
VSS_42
BG49
VSS_43
E49
VSS_44
C49
VSS_45
BD48
VSS_46
BB48
VSS_47
AY48
VSS_48
AV48
VSS_49
AT48
VSS_50
AP48
VSS_51
AM48
VSS_52
AK48
VSS_53
AH48
VSS_54
AF48
VSS_55
AD48
VSS_56
AB48
VSS_57
Y48
VSS_58
V48
VSS_59
T48
VSS_60
P48
VSS_61
M48
VSS_62
K48
VSS_63
H48
VSS_64
BL47
VSS_65
BG47
VSS_66
E47
VSS_67
C47
VSS_68
A47
VSS_69
BD46
VSS_70
AY46
VSS_71
AM46
VSS_72
AK46
VSS_73
AH46
VSS_74
BG45
VSS_75
AE45
VSS_76
AC45
VSS_77
AA45
VSS_78
W45
VSS_79
R45
VSS_80
N45
VSS_81
E45
VSS_82
BD44
VSS_83
BB44
VSS_84
AV44
VSS_85
AK44
VSS_86
AH44
VSS_87
AF44
VSS_88
AD44
VSS_89
K44
VSS_90
H44
VSS_91
BL43
VSS_92
BG43
VSS_93
AY43
VSS_94
AR43
VSS_95
W43
VSS_96
R43
VSS_97
M43
VSS_98
E43
VSS_99
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
VSS
VSS
4
C43
VSS_100
A43
VSS_101
BD42
VSS_102
H42
VSS_103
BG41
VSS_104
AY41
VSS_105
AU41
VSS_106
AM41
VSS_107
AL41
VSS_108
AG41
VSS_109
AE41
VSS_110
AA41
VSS_111
R41
VSS_112
M41
VSS_113
E41
VSS_114
BD40
VSS_115
AU40
VSS_116
AR40
VSS_117
AN40
VSS_118
W40
VSS_119
U40
VSS_120
T40
VSS_121
R40
VSS_122
K40
VSS_123
H40
VSS_124
BL39
VSS_125
BG39
VSS_126
BA39
VSS_127
E39
VSS_128
C39
VSS_129
A39
VSS_130
BD38
VSS_131
AU38
VSS_132
H38
VSS_133
BG37
VSS_134
AU37
VSS_135
M37
VSS_136
E37
VSS_137
BD36
VSS_138
AW36
VSS_139
H36
VSS_140
BL35
VSS_141
BG35
VSS_142
AY35
VSS_143
AU35
VSS_144
AL35
VSS_145
AG35
VSS_146
AE35
VSS_147
AA35
VSS_148
Y35
VSS_149
M35
VSS_150
E35
VSS_151
A35
VSS_152
BD34
VSS_153
AU34
VSS_154
AN34
VSS_155
H34
VSS_156
BL33
VSS_157
BG33
VSS_158
AY33
VSS_159
E33
VSS_160
BD32
VSS_161
AU32
VSS_162
AN32
VSS_163
AG32
VSS_164
AC32
VSS_165
Y32
VSS_166
H32
VSS_167
B32
VSS_168
BJ31
VSS_169
BG31
VSS_170
AY31
VSS_171
AN31
VSS_172
M31
VSS_173
E31
VSS_174
N30
VSS_175
H30
VSS_176
AN29
VSS_177
AJ29
VSS_178
M29
VSS_179
A29
VSS_180
AW28
VSS_181
AN28
VSS_182
AD28
VSS_183
AC28
VSS_184
Y28
VSS_185
W28
VSS_186
H28
VSS_187
F28
VSS_188
AN27
VSS_189
AJ27
VSS_190
M27
VSS_191
BF26
VSS_192
BD26
VSS_193
N26
VSS_194
H26
VSS_195
BJ25
VSS_196
AY25
VSS_197
AU25
VSS_198
3
U3J
U3J
AN25
VSS_199
AG25
VSS_200
AE25
VSS_201
AA25
VSS_202
Y25
VSS_203
E25
VSS_204
A25
VSS_205
BD24
VSS_206
AN24
VSS_207
AL24
VSS_208
H24
VSS_209
BG23
VSS_210
AY23
VSS_211
E23
VSS_212
BD22
VSS_213
BB22
VSS_214
AN22
VSS_215
Y22
VSS_216
W22
VSS_217
H22
VSS_218
BL21
VSS_219
BG21
VSS_220
AY21
VSS_221
AN21
VSS_222
AG21
VSS_223
AE21
VSS_224
M21
VSS_225
E21
VSS_226
A21
VSS_227
BD20
VSS_228
H20
VSS_229
BG19
AY19
M19
BD18
BL17
BG17
AY17
M17
BD16 AN16 AG16 AE16
W16
BG15
AY15 AN15 AD15 AC15
M15
BD14
BL13 BG13
AY13 AU13 AR13
AJ13 AC13 AA13
W13
M13
BD12 AV12 AP12 AM12 AK12 AB12
BG11 AG11
BD10
AY10 AP10
BG9
BD8
E19
N18 H18
E17 A17
Y16
N16 H16
R15
E15
H14
U13
E13 A13
V12 P12 H12
E11
H10 BL9
E9 A9
BB8 AY8 AV8 AT8 AP8
VSS
VSS
VSS_230 VSS_231 VSS_232 VSS_233 VSS_234 VSS_235 VSS_236 VSS_237 VSS_238 VSS_239 VSS_240 VSS_241 VSS_242 VSS_243 VSS_244 VSS_245 VSS_246 VSS_247 VSS_248 VSS_249 VSS_250 VSS_251 VSS_252 VSS_253 VSS_254 VSS_255 VSS_256 VSS_257 VSS_258 VSS_259 VSS_260 VSS_261 VSS_262 VSS_263 VSS_264 VSS_265 VSS_266 VSS_267 VSS_268 VSS_269 VSS_270 VSS_271 VSS_272 VSS_273 VSS_274 VSS_275 VSS_276 VSS_277 VSS_278 VSS_279 VSS_280 VSS_281 VSS_282 VSS_283 VSS_284 VSS_285 VSS_286 VSS_287 VSS_288 VSS_289 VSS_290 VSS_291 VSS_292 VSS_293 VSS_294 VSS_295 VSS_296 VSS_297 VSS_298 VSS_299
CANTIGA GMCH SFF_FCBGA1363
CANTIGA GMCH SFF_FCBGA1363
VSS NCTF
VSS NCTF
VSS SCB
VSS SCB
VSS_NCTF_10 VSS_NCTF_11 VSS_NCTF_12 VSS_NCTF_13 VSS_NCTF_14 VSS_NCTF_15 VSS_NCTF_16 VSS_NCTF_17 VSS_NCTF_18 VSS_NCTF_19 VSS_NCTF_20 VSS_NCTF_21 VSS_NCTF_22 VSS_NCTF_23
VSS_300 VSS_301 VSS_302 VSS_303 VSS_304 VSS_305 VSS_306 VSS_307 VSS_308 VSS_309 VSS_310 VSS_311 VSS_312 VSS_313 VSS_314 VSS_315 VSS_316 VSS_317 VSS_318 VSS_319 VSS_320 VSS_321 VSS_322 VSS_323 VSS_324 VSS_325 VSS_326 VSS_327 VSS_328 VSS_329 VSS_330 VSS_331 VSS_332 VSS_333 VSS_334 VSS_335 VSS_336 VSS_337 VSS_338 VSS_339 VSS_340 VSS_341 VSS_342 VSS_343 VSS_344 VSS_345 VSS_346 VSS_347 VSS_348 VSS_349 VSS_350 VSS_351 VSS_352 VSS_353 VSS_354 VSS_355 VSS_356 VSS_357 VSS_358
VSS_359 VSS_360 VSS_361 VSS_362
VSS_NCTF_1 VSS_NCTF_2 VSS_NCTF_3 VSS_NCTF_4 VSS_NCTF_5 VSS_NCTF_6 VSS_NCTF_7 VSS_NCTF_8 VSS_NCTF_9
VSS_SCB_1 VSS_SCB_2 VSS_SCB_3 VSS_SCB_4 VSS_SCB_5 VSS_SCB_6 VSS_SCB_7
2
AM8 AK8 AH8 AF8 AD8 AB8 Y8 V8 P8 M8 K8 H8 BJ7 E7 BF6 BC5 BA5 AW5 AU5 AR5 AN5 AL5 AJ5 AG5 AE5 AC5 AA5 W5 U5 N5 L5 J5 G5 C5 BH4 BE3 U3 E3 BC1 AW1 AR1 AL1 AG1 AC1 W1 N1 J1 AU43 BB42 AW38 BA35 L29 N28 N22 N20 N14 AL13 B10 AN13
N42 N40 N38 M39
AJ38 AH38 AD38 AC38 T35 R35 AT32 AR32 U32 R32 T28 R28 AT25 AR25 T24 R24 AN19 AJ19 AA19 Y19 T19 R19 AN18
BL55 BL1 A55 D1 B55 B2 A4
1
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Cantiga(6/6)-PWR/GND
Cantiga(6/6)-PWR/GND
Cantiga(6/6)-PWR/GND
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
13 58Tuesday, December 29, 2009
13 58Tuesday, December 29, 2009
13 58Tuesday, December 29, 2009
1.0
5
DDR_A_DQS#[0..7]9
DDR_A_D[0..63]9
DDR_A_DM[0..7]9
DDR_A_DQS[0..7]9
DDR_A_MA[0..14]9
D D
+1.5V
1
C115
C115
1000P_0402_50V7K
1000P_0402_50V7K
Layout Note:
C C
Layout Note: Place near JDIMM1.203 & JDIMM1.204
B B
A A
Place near JDIMM1
+1.5V
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
1
1
C1106
C1106
C1107
C1107
2
2
+0.75VS
1U_0603_10V4Z
1U_0603_10V4Z
Layout Note: Place these 4 Caps near Command and Control signals of DIMMA
0.1U_0402_16V4Z
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C1108
C1108
C1109
C1109
2
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
2
2
C1120
C1120
C1119
C1119
1
1
5
10U_0805_6.3V6M
1
1
C1110
C1110
2
2
1U_0603_10V4Z
1U_0603_10V4Z
2
2
C1122
C1122
C1121
C1121
1
1
0.1U_0402_16V4Z
10U_0805_6.3V6M
10U_0805_6.3V6M
1
1
C1111
C1111
2
2
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C1123
C1123
2
Add C115 for EMI request
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C1112
C1112
C1113
C1113
1
2
4
+V_DDR3_DIMM_REF8,15
DDR_CKE0_DIMMA8
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C1115
C1115
C1114
C1114
1
1
2
2
4
M_CLK_DDR08 M_CLK_DDR#08
DDR_A_CAS#9
DDR_CS1_DIMMA#8
+3VS
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
+V_DDR3_DIMM_REF
DDR_A_BS29
DDR_A_BS09
DDR_A_WE#9
1
C1125
C1125
C1124
C1124
2
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
3
+1.5V +1.5V
JDIMM1
JDIMM1
VREF_DQ1VSS1
3
DDR_A_D0 DDR_A_D1
DDR_A_DM0
DDR_A_D2 DDR_A_D3
DDR_A_D8 DDR_A_D9
DDR_A_DQS#1 DDR_A_DQS1
DDR_A_D10 DDR_A_D11
DDR_A_D16 DDR_A_D17
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D18 DDR_A_D19
DDR_A_D24 DDR_A_D25
DDR_A_DM3
DDR_A_D26 DDR_A_D27
DDR_CKE0_DIMMA
DDR_A_BS2
DDR_A_MA12 DDR_A_MA9
DDR_A_MA8 DDR_A_MA5
DDR_A_MA3 DDR_A_MA1
M_CLK_DDR0 M_CLK_DDR#0
DDR_A_MA10 DDR_A_BS0
DDR_A_WE# DDR_A_CAS#
DDR_A_MA13 DDR_CS1_DIMMA#
DDR_A_D32 DDR_A_D33
DDR_A_DQS#4 DDR_A_DQS4
DDR_A_D34 DDR_A_D35
DDR_A_D40 DDR_A_D41
DDR_A_DM5
DDR_A_D42 DDR_A_D43
DDR_A_D48 DDR_A_D49
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D50 DDR_A_D51
DDR_A_D56 DDR_A_D57
DDR_A_DM7
DDR_A_D58 DDR_A_D59
R347
R347
1 2
10K_0402_5%
10K_0402_5%
1
2
12
R348
R348
10K_0402_5%
10K_0402_5%
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
VSS2
5
DQ0
7
DQ1
9
VSS4
11
DM0
13
VSS5
15
DQ2
17
DQ3
19
VSS7
21
DQ8
23
DQ9
25
VSS9
27
DQS#1 DQS129RESET# VSS1131VSS12
33
DQ10
35
DQ11 VSS1337VSS14
39
DQ16
41
DQ17 VSS1543VSS16
45
DQS#2
47
DQS2
49
VSS18
51
DQ18
53
DQ19
55
VSS20
57
DQ24
59
DQ25 VSS2261DQS#3
63
DM3 VSS2365VSS24
67
DQ26
69
DQ27 VSS2571VSS26
73
CKE0
75
VDD1
77
NC1
79
BA2
81
VDD3
83
A12/BC#
85
A9
87
VDD5
89
A8
91
A5
93
VDD7
95
A3
97
A1
99
VDD9
101
CK0
103
CK0#
105
VDD11
107
A10/AP
109
BA0
111
VDD13
113
WE#
115
CAS#
117
VDD15
119
A13
121
S1#
123
VDD17
125
NCTEST
127
VSS27
129
DQ32
131
DQ33
133
VSS29
135
DQS#4
137
DQS4
139
VSS32
141
DQ34
143
DQ35
145
VSS34
147
DQ40
149
DQ41
151
VSS36
153
DM5
155
VSS37
157
DQ42
159
DQ43
161
VSS39
163
DQ48
165
DQ49
167
VSS41
169
DQS#6
171
DQS6
173
VSS44
175
DQ50
177
DQ51
179
VSS46
181
DQ56
183
DQ57
185
VSS48
187
DM7
189
VSS49
191
DQ58
193
DQ59
195
VSS51
197
SA0
199
VDDSPD
201
SA1
203
VTT1
205
G1
TYCO_2-2013289-1
TYCO_2-2013289-1
CONN@
CONN@
Compal Secret Data
Compal Secret Data
Compal Secret Data
DQ4 DQ5
VSS3
DQS#0
DQS0
VSS6
DQ6 DQ7
VSS8 DQ12 DQ13
VSS10
DM1
DQ14 DQ15
DQ20 DQ21
DM2
VSS17
DQ22 DQ23
VSS19
DQ28 DQ29
VSS21
DQS3
DQ30 DQ31
CKE1 VDD2
A15 A14
VDD4
A11
A7
VDD6
A6 A4
VDD8
A2 A0
VDD10
CK1
CK1#
VDD12
BA1
RAS#
VDD14
S0#
ODT0
VDD16
ODT1
NC2
VDD18
VREF_CA
VSS28
DQ36 DQ37
VSS30
DM4
VSS31
DQ38 DQ39
VSS33
DQ44 DQ45
VSS35 DQS#5
DQS5
VSS38
DQ46 DQ47
VSS40
DQ52 DQ53
VSS42
DM6
VSS43
DQ54 DQ55
VSS45
DQ60 DQ61
VSS47 DQS#7
DQS7
VSS50
DQ62 DQ63
VSS52
EVENT#
SDA
SCL
VTT2
G2
Deciphered Date
Deciphered Date
Deciphered Date
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204
206
2
DDR_A_D4 DDR_A_D5
DDR_A_DQS#0 DDR_A_DQS0
DDR_A_D6 DDR_A_D7
DDR_A_D12 DDR_A_D13
DDR_A_DM1 SM_DRAMRST#
DDR_A_D14 DDR_A_D15
DDR_A_D20 DDR_A_D21
DDR_A_DM2
DDR_A_D22 DDR_A_D23
DDR_A_D28 DDR_A_D29
DDR_A_DQS#3 DDR_A_DQS3
DDR_A_D30 DDR_A_D31
DDR_CKE1_DIMMA
DDR_A_MA14
DDR_A_MA11 DDR_A_MA7
DDR_A_MA6 DDR_A_MA4
DDR_A_MA2 DDR_A_MA0
M_CLK_DDR1 M_CLK_DDR#1
DDR_A_BS1 DDR_A_RAS#
DDR_CS0_DIMMA# M_ODT0
M_ODT1
DDR_VREF_CA_DIMMA
DDR_A_D36 DDR_A_D37
DDR_A_DM4
DDR_A_D38 DDR_A_D39
DDR_A_D44 DDR_A_D45
DDR_A_DQS#5 DDR_A_DQS5
DDR_A_D46 DDR_A_D47
DDR_A_D52 DDR_A_D53
DDR_A_DM6
DDR_A_D54 DDR_A_D55
DDR_A_D60 DDR_A_D61
DDR_A_DQS#7 DDR_A_DQS7
DDR_A_D62 DDR_A_D63
PM_EXTTS#0 ICH_SMBDATA ICH_SMBCLK
+0.75VS
2
+0.75VS
1
SM_DRAMRST# 8,15
DDR_CKE1_DIMMA 8
M_CLK_DDR1 8 M_CLK_DDR#1 8
DDR_A_BS1 9 DDR_A_RAS# 9
DDR_CS0_DIMMA# 8 M_ODT0 8
M_ODT1 8
R346
R346
1 2
0_0402_5%
0_0402_5%
PM_EXTTS#0 8,15
ICH_SMBDATA 15,16,19,33,36 ICH_SMBCLK 15,16,19,33,36
2.2U_0805_16V4Z
2.2U_0805_16V4Z
1
2
+V_DDR3_DIMM_REF
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C1118
C1118
C1117
C1117
2
DDR3 SO-DIMM A
5.2H Standard
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
DDR3-SODIMM A
DDR3-SODIMM A
DDR3-SODIMM A
LA-5811P
LA-5811P
LA-5811P
1
1.0
1.0
14 58Tuesday, December 29, 2009
14 58Tuesday, December 29, 2009
14 58Tuesday, December 29, 2009
1.0
5
DDR_B_DQS#[0..7]9
DDR_B_D[0..63]9
DDR_B_DM[0..7]9
DDR_B_DQS[0..7]9
D D
Layout Note: Place near JDIMM2
+1.5V
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
1
1
C1127
C1127
C1126
C1126
2
C C
B B
A A
2
Layout Note: Place near JDIMM2.203 & JDIMM2.204
+0.75VS
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
2
2
C1137
C1137
1
1
DDR_B_MA[0..14]9
Layout Note: Place these 4 Caps near Command and Control signals of DIMMB
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
1
1
C1129
C1129
C1128
C1128
2
1U_0603_10V4Z
1U_0603_10V4Z
2
C1138
C1138
1
C1130
C1130
2
1U_0603_10V4Z
1U_0603_10V4Z
10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C1140
C1140
C1139
C1139
1
2
5
10U_0805_6.3V6M
10U_0805_6.3V6M
1
1
C1131
C1131
2
2
C1141
C1141
1000P_0402_50V7K
1000P_0402_50V7K
10U_0805_6.3V6M
10U_0805_6.3V6M
C1132
C1132
1
2
+1.5V
1
C196
C196
2
0.1U_0402_16V4Z
C1133
C1133
1
1
2
2
Add C196 for EMI request
4
+V_DDR3_DIMM_REF
+V_DDR3_DIMM_REF8,14
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C1134
C1134
C1135
C1135
1
+3VS
DDR_CKE2_DIMMB8
DDR_B_BS29
M_CLK_DDR28 M_CLK_DDR#28
DDR_B_BS09
DDR_B_WE#9 DDR_B_CAS#9
DDR_CS3_DIMMB#8
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2
4
DDR_B_D0 DDR_B_D1
DDR_B_DM0
DDR_B_D2 DDR_B_D3
DDR_B_D8 DDR_B_D9
DDR_B_DQS#1 DDR_B_DQS1
DDR_B_D10 DDR_B_D11
DDR_B_D16 DDR_B_D17
DDR_B_DQS#2 DDR_B_DQS2
DDR_B_D18 DDR_B_D19
DDR_B_D24 DDR_B_D25
DDR_B_DM3
DDR_B_D26 DDR_B_D27
DDR_CKE2_DIMMB
DDR_B_BS2
DDR_B_MA12 DDR_B_MA9
DDR_B_MA8 DDR_B_MA5
DDR_B_MA3 DDR_B_MA1
M_CLK_DDR2 M_CLK_DDR#2
DDR_B_MA10 DDR_B_BS0
DDR_B_WE# DDR_B_CAS#
DDR_B_MA13 DDR_CS3_DIMMB#
DDR_B_D32 DDR_B_D33
DDR_B_DQS#4 DDR_B_DQS4
DDR_B_D34 DDR_B_D35
DDR_B_D40 DDR_B_D41
DDR_B_DM5
DDR_B_D42 DDR_B_D43
DDR_B_D48 DDR_B_D49
DDR_B_DQS#6 DDR_B_DQS6
DDR_B_D50 DDR_B_D51
DDR_B_D56 DDR_B_D57
DDR_B_DM7
DDR_B_D58 DDR_B_D59
10K_0402_5%
10K_0402_5%
1
C1144
C1144
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
3
R350
R350
1 2
1 2
R351
R351
3
+1.5V
JDIMM2
JDIMM2
VREF_DQ1VSS1
3
VSS2
5
DQ0
7
DQ1
9
VSS4
11
DM0
13
VSS5
15
DQ2
17
DQ3
19
VSS7
21
DQ8
23
DQ9
25
VSS9
27
DQS#1 DQS129RESET#
31
VSS11
33
DQ10
35
DQ11
37
VSS13
39
DQ16
41
DQ17
43
VSS15
45
DQS#2
47
DQS2
49
VSS18
51
DQ18
53
DQ19
55
VSS20
57
DQ24
59
DQ25 VSS2261DQS#3
63
DM3
65
VSS23
67
DQ26
69
DQ27
71
VSS25
73
CKE0
75
VDD1
77
NC1
79
BA2
81
VDD3
83
A12/BC#
85
A9
87
VDD5
89
A8
91
A5
93
VDD7
95
A3
97
A1
99
VDD9
101
CK0
103
CK0#
105
VDD11
107
A10/AP
109
BA0
111
VDD13
113
WE#
115
CAS#
117
VDD15
119
A13
121
S1#
123
VDD17
125
NCTEST
127
VSS27
129
DQ32
131
DQ33
133
VSS29
135
DQS#4
137
DQS4
139
VSS32
141
DQ34
143
DQ35
145
VSS34
147
DQ40
149
DQ41
151
VSS36
153
DM5
155
VSS37
157
DQ42
159
DQ43
161
VSS39
163
DQ48
165
DQ49
167
VSS41
169
DQS#6
171
DQS6
173
VSS44
175
DQ50
177
DQ51
179
VSS46
181
DQ56
183
DQ57
185
VSS48
187
DM7
189
VSS49
191
DQ58
193
DQ59
195
VSS51
197
SA0
199
VDDSPD
201
SA1
203
10K_0402_5%
10K_0402_5%
VTT1
205
G1
TYCO_2-2013310-1
TYCO_2-2013310-1
CONN@
CONN@
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
VSS3
DQS#0
DQS0
VSS6
VSS8 DQ12 DQ13
VSS10
VSS12
DQ14 DQ15
VSS14
DQ20 DQ21
VSS16
VSS17
DQ22 DQ23
VSS19
DQ28 DQ29
VSS21
DQS3
VSS24
DQ30 DQ31
VSS26
CKE1 VDD2
VDD4
VDD6
VDD8
VDD10
CK1#
VDD12
RAS#
VDD14
ODT0
VDD16
ODT1
VDD18
VREF_CA
VSS28
DQ36 DQ37
VSS30
VSS31
DQ38 DQ39
VSS33
DQ44 DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46 DQ47
VSS40
DQ52 DQ53
VSS42
VSS43
DQ54 DQ55
VSS45
DQ60 DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62 DQ63
VSS52
EVENT#
VTT2
Compal Secret Data
Compal Secret Data
Compal Secret Data
2 4
DQ4
6
DQ5
8 10 12 14 16
DQ6
18
DQ7
20 22 24 26 28
DM1
30 32 34 36 38 40 42 44 46
DM2
48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78
A15
80
A14
82 84
A11
86
A7
88 90
A6
92
A4
94 96
A2
98
A0
100 102
CK1
104 106 108
BA1
110 112 114
S0#
116 118 120 122
NC2
124 126 128 130 132 134 136
DM4
138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170
DM6
172 174 176 178 180 182 184 186 188 190 192 194 196 198 200
SDA
202
SCL
204
206
G2
Deciphered Date
Deciphered Date
Deciphered Date
+1.5V
DDR_B_D4 DDR_B_D5
DDR_B_DQS#0 DDR_B_DQS0
DDR_B_D6 DDR_B_D7
DDR_B_D12 DDR_B_D13
DDR_B_DM1 SM_DRAMRST#
DDR_B_D14 DDR_B_D15
DDR_B_D20 DDR_B_D21
DDR_B_DM2
DDR_B_D22 DDR_B_D23
DDR_B_D28 DDR_B_D29
DDR_B_DQS#3 DDR_B_DQS3
DDR_B_D30 DDR_B_D31
DDR_CKE3_DIMMB
DDR_VREF_CA_DIMMB
+0.75VS
2
DDR_B_MA14
DDR_B_MA11 DDR_B_MA7
DDR_B_MA6 DDR_B_MA4
DDR_B_MA2 DDR_B_MA0
M_CLK_DDR3 M_CLK_DDR#3
DDR_B_BS1 DDR_B_RAS#
DDR_CS2_DIMMB# M_ODT2
M_ODT3
DDR_B_D36 DDR_B_D37
DDR_B_DM4
DDR_B_D38 DDR_B_D39
DDR_B_D44 DDR_B_D45
DDR_B_DQS#5 DDR_B_DQS5
DDR_B_D46 DDR_B_D47
DDR_B_D52 DDR_B_D53
DDR_B_DM6
DDR_B_D54 DDR_B_D55
DDR_B_D60 DDR_B_D61
DDR_B_DQS#7 DDR_B_DQS7
DDR_B_D62 DDR_B_D63
PM_EXTTS#0 ICH_SMBDATA ICH_SMBCLK
+0.75VS
2
SM_DRAMRST# 8,14
DDR_CKE3_DIMMB 8
M_CLK_DDR3 8 M_CLK_DDR#3 8
DDR_B_BS1 9 DDR_B_RAS# 9
DDR_CS2_DIMMB# 8 M_ODT2 8
M_ODT3 8
R349
R349
0_0402_5%
0_0402_5%
1 2
PM_EXTTS#0 8,14
ICH_SMBDATA 14,16,19,33,36 ICH_SMBCLK 14,16,19,33,36
1
+V_DDR3_DIMM_REF
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0805_16V4Z
2.2U_0805_16V4Z
1
1
C1143
C1143
C1142
C1142
2
2
DDR3 SO-DIMM B
9.2H Standard
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
DDR3-SODIMM B
DDR3-SODIMM B
DDR3-SODIMM B
LA-5811P
LA-5811P
LA-5811P
15 58Tuesday, December 29, 2009
15 58Tuesday, December 29, 2009
15 58Tuesday, December 29, 2009
1
1.0
1.0
1.0
5
MCH_CLKSEL1 8
R153
R153 10K_0402_5%
10K_0402_5%
1 2
R156
R156
@
@
10K_0402_5%
10K_0402_5%
1 2
+3VS
MCH_CLKSEL2 8
PCI
CLKSEL1
FSLA
CLKSEL0
MHz
FSLC1FSLB
CLKSEL2
CPU
0 1000 2660 33.3
1
1
0
D D
FSA
R130 2.2K_0402_5%R130 2.2K_0402_5%
CPU_BSEL05
C C
CPU_BSEL15
EC_FSB_SEL37
2N7002_SOT23
2N7002_SOT23
B B
FSC
CPU_BSEL25
A A
C233
C233
22P_0402_50V8J
22P_0402_50V8J
R146 10K_0402_5%R146 10K_0402_5%
14.318MHZ_16PF_X5H01431AFG1H-XY114.318MHZ_16PF_X5H01431AFG1H-X
Y1
2
1
200
166
12
1 2
R134 0_0402_5%R134 0_0402_5%
FSB
1 2
1K_0402_5%
1K_0402_5% R138
R138
13
D
D
2
G
G
Q59
Q59
S
S
12
1 2
R148 0_0402_5%R148 0_0402_5%
CLK_XTAL_OUT
CLK_XTAL_IN
12
2
C234
C234 22P_0402_50V8J
22P_0402_50V8J
1
5
SRC
FSB
MHz
MHz
1066
1000
800
100
667
+VCCP
R123
R123
56_0402_5%@
56_0402_5%@
1 2
1 2
R131 1K_0402_5%R131 1K_0402_5%
12
R135
R135
1K_0402_5%@
1K_0402_5%@
+VCCP
R136
R136
1K_0402_5%@
1K_0402_5%@
R137
R137
1 2
1K_0402_5%
1K_0402_5%
1 2
12
R141
R141
0_0402_5%@
0_0402_5%@
1 2
R147 1K_0402_5%R147 1K_0402_5%
12
R150
R150 0_0402_5%
0_0402_5%
MHz
33.30
33.3
+3VS
4
+3VM_CK505
1 2
R121 0_1206_5%R121 0_1206_5%
MCH_CLKSEL0 8
CLK_PCI_EC37
CLK_DEBUG_PORT_133
CLK_PCI_ICH17
CLK_48M_ICH19
CLK_14M_ICH19
+3VS +3VS
R154
R154
@
@
10K_0402_5%
10K_0402_5%
1 2
27_SELITP_EN
R157
R157 10K_0402_5%
10K_0402_5%
1 2
4
3
+1.05VM_CK505+VCCP
1 2
R122 0_1206_5%R122 0_1206_5%
1
2
C216
C216
10U_0805_10V4Z
10U_0805_10V4Z
CLK_PCI_EC CLKREQ_CR#_R
CLK_PCI_ICH
1
1
2
2
C218
C218
C217
C217
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
CLK_48M_ICH
CLK_14M_ICH FSC
R155
R155 10K_0402_5%
10K_0402_5%
1 2
PCI2_TME
R158
R158
@
@
10K_0402_5%
10K_0402_5%
1 2
1
1
2
2
C220
C220
C219
C219
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
CLKREQ#_B_R CLKREQG_WWAN #_R
+1.05VM_CK505
1 2 1 2
1 2
1
1
2
C221
C221
0.1U_0402_16V4Z
0.1U_0402_16V4Z
R14222_0402_5% R14222_0402_5% R35222_0402_5% R35222_0402_5%
R14533_0402_1% R14533_0402_1%
1 2
1 2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
1
2
2
C222
C222
0.1U_0402_16V4Z
0.1U_0402_16V4Z 47P_0402_50V8J~D
47P_0402_50V8J~D
C1069
C1069
@
@
R126 475_04 02_1%R126 475_0402_1% R127 475_04 02_1%R127 475_0402_1%
+3VM_CK505
+1.05VM_CK505
PCI_CLK1
PCI2_TME
27_SEL
ITP_EN
CLK_XTAL_IN
CLK_XTAL_OUT
FSA
R14915_0402_1% R14915_0402_1%
FSB
R15133_0402_1% R15133_0402_1%
3
12 12
6 12 19 23 27 55 72
31 38 52 62 66
13
14
15
16
17
5
4
20
2
7
59
18
22
26
30
69
34
42
3
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
R124 10K_0402_5%R124 10K_0402_5%
1 2
CLKREQ#_B 8
R132 10K_0402_5%R132 10K_0402_5%
U4
U4
VDDREF VDDPCI VDD48 VDD96_IO VDDPLL3 VDDSRC VDDCPU
VDDPLL3_IO VDDSRC_IO VDDSRC_IO VDDSRC_IO VDDCPU_IO
PCI
PCI2/TME
PCI3
PCI4/27_Select
PCI_F5/ITP_EN
X1
X2
USB_48MHz/FSLA
FSLB/TEST_MODE
FSLC/TEST_SEL/REF0
GNDSRC
GNDPCI
GND48
GND
GND
GNDCPU
GNDSRC
GNDSRC
GNDREF
ICS9LPRS397DKLFT MLF 72P
ICS9LPRS397DKLFT MLF 72P
CLKREQ_WWA N# 33
1 2
CPUT2_ITP_LPR/SRCT8_LPR
CPUC2_ITP_LPR/SRCC8_LPR
SRCT0_LPR/DOTT_96_LPR
SRCC0_LPR/DOTC_96_LPR
27MHz_NonSS/SRCT1_LPR/SE1
27MHz_SS/SRCC1_LPR/SE2
Compal Secret Data
Compal Secret Data
Compal Secret Data
SRCT2_LPR/SATAT_LPR
SRCC2_LPR/SATAC_LPR
1
1
2
2
C224
C224
C223
C223
10U_0805_10V4Z
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+3VS
+3VS
PCI_STOP#
CPU_STOP#
CPUT0_LPR_F
CPUC0_LPR_F
CPUT1_LPR_F
CPUC1_LPR_F
SRCT7_LPR
SRCC7_LPR
SRCT6_LPR
SRCC6_LPR
SRCT10_LPR
SRCC10_LPR
SRCT11_LPR
SRCC11_LPR
SRCT9_LPR
SRCC9_LPR
SRCT4_LPR
SRCC4_LPR
SRCT3_LPR
SRCC3_LPR
CK_PWRGD/PD#
Deciphered Date
Deciphered Date
Deciphered Date
SCLK
SDATA
CR7#
CR#6
CR10#
CR#11
CR#9
CR#4
CR#3
CR#A
REF1
T_PAD
1
2
C225
C225
0.1U_0402_16V4Z
0.1U_0402_16V4Z
NC
2
1
2
C226
C226
10U_0805_10V4Z
10U_0805_10V4Z
11
10 9
54 53
71 70
68 67
CLKREQ#_B_R
65
64 63
61 60
58
57 56
CLKREQ_WLAN#_R
49
50 51
CLKREQG_WWAN #_R
46
48 47
43
44 45
41
39 40
37
35 36
32 33
24 25
28 29
1
CLKSATAREQ#_R
21
8
73
2
1
1
2
2
C227
C227
C228
C228
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
CLKREQ_WLAN#_R CLKSATAREQ#_R
ICH_SMBCLK 14,15,19,33,36
H_STP_PCI# 19 H_STP_CPU# 19
CLK_CPU_BCLK 4 CLK_CPU_BCLK# 4
CLK_MCH_BCLK 8 CLK_MCH_BCLK# 8
CLK_MCH_3GPLL 8 CLK_MCH_3GPLL# 8
CLK_PCIE_CR 35 CLK_PCIE_CR# 35
CLK_PCIE_WLAN 33 CLK_PCIE_WLAN# 33
CLK_PCIE_WW AN 33 CLK_PCIE_WW AN# 33
CLK_PCIE_VGA 21 CLK_PCIE_VGA# 21
CLKREQ_LAN# 3 4
CLK_PCIE_LAN 34 CLK_PCIE_LAN# 34
R_PCIE_ICH R_PCIE_ICH#
CLK_PCIE_SATA 18 CLK_PCIE_SATA# 18
CLK_MCH_DREFCLK 8 CLK_MCH_DREFCLK# 8
MCH_SSCDREFCLK 8 MCH_SSCDREFCLK# 8
CK_PWRGD 19
1
2
47P_0402_50V8J~D
47P_0402_50V8J~D
C1070
C1070
@
@
Mount C157 & C166 tp solve
WWAN noise issue. 1/23
R128 475_0402_1%R128 475_0402_1% R129 475_0402_1%R129 475_0402_1%
ICH_SMBDATA 14,15,19,33,36
R218 10K_0402_5%R218 10K_0402_5%
VGA_CLKREQ# 21
RP28 0_0404_4P2R_5%RP28 0_0404_4P2R_5%
1 2
2 3 1 4
12 12
VGA_CLKREQ#VGA_CLKREQ#
ICS9LPRS387BKLFT(SA000020H10)
SLG8SP556VTR(SA000020K00)
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CLOCK GENERATOR
CLOCK GENERATOR
CLOCK GENERATOR
LA-5811P
LA-5811P
LA-5811P
1
C212
C212
C213
C213
1 2
C214
C214
C229
C229
Place close to U5
R125 10K_ 0402_5%R125 10K_ 0402_5%
1 2
R133 10K_ 0402_5%R133 10K_ 0402_5%
1 2
R353
R353
1 2
10K_0402_5%
10K_0402_5%
CLK_PCIE_ICH 19 CLK_PCIE_ICH# 19
1
CLK_48M_ICH
12
5P_0402_50V8C@
5P_0402_50V8C@
CLK_14M_ICH
12P_0402_50V8J
12P_0402_50V8J
CLK_PCI_ICH
12
4.7P_0402_50V8C@
4.7P_0402_50V8C@
CLK_PCI_EC
12
4.7P_0402_50V8C@
4.7P_0402_50V8C@
CLKREQ_WLAN# 33 CLKSATAREQ# 19
+3VS
16 58Tuesday, December 29, 2009
16 58Tuesday, December 29, 2009
16 58Tuesday, December 29, 2009
+3VS
+3VS
1.0
1.0
1.0
5
+3VS
1 2
R159 8.2K_0402_5%R159 8.2K_0402_5%
1 2
R160 8.2K_0402_5%R160 8.2K_0402_5%
1 2
R161 8.2K_0402_5%R161 8.2K_0402_5%
1 2
R162 8.2K_0402_5%R162 8.2K_0402_5%
D D
C C
1 2
R163 8.2K_0402_5%R163 8.2K_0402_5%
1 2
R164 8.2K_0402_5%R164 8.2K_0402_5%
1 2
R165 8.2K_0402_5%R165 8.2K_0402_5%
1 2
R166 8.2K_0402_5%R166 8.2K_0402_5%
+3VS
1 2
R167 8.2K_0402_5%R167 8.2K_0402_5%
1 2
R168 8.2K_0402_5%R168 8.2K_0402_5%
1 2
R169 8.2K_0402_5%R169 8.2K_0402_5%
1 2
R170 8.2K_0402_5%R170 8.2K_0402_5%
1 2
R171 8.2K_0402_5%R171 8.2K_0402_5%
1 2
R172 8.2K_0402_5%R172 8.2K_0402_5%
1 2
R173 8.2K_0402_5%R173 8.2K_0402_5%
R174 8.2K_0402_5%R174 8.2K_0402_5%
1 2
R175 8.2K_0402_5%R175 8.2K_0402_5%
1 2
R176 8.2K_0402_5%R176 8.2K_0402_5%
1 2
R178 8.2K_0402_5%R178 8.2K_0402_5%
1 2
R179 8.2K_0402_5%R179 8.2K_0402_5%
12
PCI_DEVSEL#
PCI_STOP#
PCI_TRDY#
PCI_FRAME#
PCI_PLOCK#
PCI_IRDY#
PCI_SERR#
PCI_PERR#
PCI_PIRQA#
PCI_PIRQB#
PCI_PIRQC#
PCI_PIRQD#
ACCEL_INT#
PCI_PIRQF#
PCI_PIRQG#
PCI_PIRQH#
PCI_REQ0#
PCI_REQ1#
PCI_REQ2#
PCI_REQ3#
4
U5B
U5B
A11
AD0
PCI_PIRQA# PCI_PIRQB# PCI_PIRQC# PCI_PIRQD#
B12 A10
C12
A8 A12 E10 C11
B9
D8
A4
E8
A3
D9
C8
C2
D7
B3 D11
B6
D5
D3
F4
E3
E4
B2
C4
C1
D1
E2
H2
F1
F5
F2
PCI
PCI
AD1 AD2 AD3 AD4 AD5 AD6 AD7 AD8 AD9 AD10 AD11 AD12 AD13 AD14 AD15 AD16 AD17 AD18 AD19 AD20 AD21 AD22 AD23 AD24 AD25 AD26 AD27 AD28 AD29
J4
AD30 AD31
Interrupt I/F
Interrupt I/F
PIRQA# PIRQB# PIRQC# PIRQD#C7PIRQH#/GPIO5
ICH9-M SFF ES_FCBGA569
ICH9-M SFF ES_FCBGA569
REQ0#
GNT0# REQ1#/GPIO50 GNT1#/GPIO51 REQ2#/GPIO52 GNT2#/GPIO53 REQ3#/GPIO54 GNT3#/GPIO55
C/BE0# C/BE1# C/BE2# C/BE3#
IRDY#
PAR
PCIRST#
DEVSEL#
PERR#
PLOCK#
SERR# STOP#
TRDY#
FRAME#
PLTRST#
PCICLK
PME#
PIRQE#/GPIO2 PIRQF#/GPIO3 PIRQG#/GPIO4
3
PCI_REQ0#
G4
PCI_GNT0#
E1
PCI_REQ1#
A9 E12
PCI_REQ2#
R354 0_0402_5%R354 0_0402_5%
DGPU_HOLD_RST#19
1 2
PLT_RST# 8,35,37 CLK_PCI_ICH 16 EC_PME# 34,37
ACCEL_INT# 36
PLT_RST#
R355
R355
1 2
0_0402_5%
0_0402_5%
DGPU_SELECT# 28,29,30
B11 C10 D6 C6
D10 A5 E6 C9
C3 B1 T3 A7 D4 C5 H5 A6 A2 B8
A21 B5 T1
G3 G1 F3 H4
PCI_REQ3# PCI_GNT3#
PCI_IRDY#
PCI_DEVSEL# PCI_PERR# PCI_PLOCK# PCI_SERR# PCI_STOP# PCI_TRDY# PCI_FRAME#
PLT_RST# CLK_PCI_ICH EC_PME#
ACCEL_INT# PCI_PIRQF# PCI_PIRQG# PCI_PIRQH#
2
+3VS
5
U10 N C7SZ08P5X_NL_SC70-5U10 NC7SZ08P5X_NL_SC70-5
2
P
B
4
Y
1
A
G
3
R356 100_0402_5%R356 100_0402_5%
12
R357
R357 100K_0402_5%
100K_0402_5%
1
12
PEG_RST# 21
For VGA/B
B B
PCI_GNT3#
A A
A16 swap override Strap
Low= A16 swap override Enble High= Default
PCI_GNT3#
5
*
12
R181
R181
1K_0402_5%@
1K_0402_5%@
Boot BIOS Strap
PCI_GNT0# SPI_CS#1
12
R182
R182 1K_0402_5%
1K_0402_5%
@
@
1
0
1
0
1
1
PCI_GNT0#
DEL J3. 9/29
4
Boot BIOS Location
SPI
PCI
LPC
*
KBC_SPI_CS1#19
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
Place closely pin B10
CLK_PCI_ICH
12
R183
R183
1K_0402_5%@
1K_0402_5%@
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
12
@
@
R180
R180 10_0402_5%
10_0402_5%
1
@
@
C235
C235
8.2P_0402_50V
8.2P_0402_50V
2
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
ICH9(1/4)-PCI/INT
ICH9(1/4)-PCI/INT
ICH9(1/4)-PCI/INT
LA-5811P
LA-5811P
LA-5811P
17 58Tuesday, December 29, 2009
17 58Tuesday, December 29, 2009
17 58Tuesday, December 29, 2009
1
1.0
1.0
1.0
5
4
3
2
1
RTC Reset SW
PJP1
R189
R189
@
@
+RTCVCC
HDA_BITCLK36 HDA_SYNC36
HDA_RST#36
HDA_SDOUT36
0_0402_5%
0_0402_5%
PJP1
112
JUMP_43X39@
JUMP_43X39@
1 2
+1.5VS
DGPU_EDIDSEL#28,30 DGPU_PWMSEL#28
SATA_LED#38
SATA_IRX_DTX_N0 SATA_IRX_DTX_P0 SATA_ITX_DRX_N0 SATA_ITX_DRX_P0
4
ICH_RTCRST#
2
1
C1145
C1145
0.01U_0402_50V7K
0.01U_0402_50V7K
2
R318
R318 20K_0402_5%
20K_0402_5%
1U_0603_10V4Z
1U_0603_10V4Z
R198 24.9_0402_1%R198 24.9_0402_1%
R120 33_040 2_1%R120 33_0402_1% R8 33_0402_1%R8 33_0402_1%
R119 33_040 2_1%R119 33_0402_1%
HDA_SDIN036
R46 33_0402_1%R46 33_0402_1%
+3VS
C1051 0.01U_0402_16V7KC1051 0.01U_0402_16V7K C1052 0.01U_0402_16V7KC1052 0.01U_0402_16V7K
1
C1044
C1044
2
1 2
1 2 1 2
1 2
1 2
R358 0_0402 _5%R358 0_0402 _5% R359 0_0402 _5%R359 0_0402 _5%
R209 10K_0402_5%R209 10K_0402_5%
1 2 1 2
1 2 1 2
12
ICH_RTCX1 ICH_RTCX2
ICH_RTCRST# ICH_SRTCRST# SM_INTRUDER#
ICH_INTVRMEN LAN100_SLP
T47PAD T47PAD
GLAN_COMP
HDA_BITCLK_R HDA_SYNC_R
HDA_RST#_R
HDA_SDOUT_R
SATA_TXN0_R SATA_TXP0_R
U5A
U5A
F25
RTCX1
G25
RTCX2
G24
RTCRST#
C24
SRTCRST#
C23
INTRUDER#
E25
INTVRMEN
D25
LAN100_SLP
G22
GLAN_CLK
D14
LAN_RSTSYNC
A14
LAN_RXD0
D12
LAN_RXD1
B14
LAN_RXD2
D13
LAN_TXD0
C13
LAN_TXD1
A13
LAN_TXD2
D15
GPIO56
H22
GLAN_COMPI
H21
GLAN_COMPO
AE7
HDA_BIT_CLK
AB7
HDA_SYNC
AA7
HDA_RST#
AB6
HDA_SDIN0
AE6
HDA_SDIN1
AC6
HDA_SDIN2
AA5
HDA_SDIN3
AC7
HDA_SDOUT
AD8
HDA_DOCK_EN#/GPIO33
AB8
HDA_DOCK_RST#/GPIO34
AC9
SATALED#
AE14
SATA0RXN
AD14
SATA0RXP
AC15
SATA0TXN
AD15
SATA0TXP
AD13
SATA1RXN
AC13
SATA1RXP
AA14
SATA1TXN
AB14
SATA1TXP
ICH9-M SFF ES_FCBGA569
ICH9-M SFF ES_FCBGA569
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTR ONICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
FWH0/LAD0 FWH1/LAD1 FWH2/LAD2 FWH3/LAD3
FWH4/LFRAME#
RTCLAN / GLAN
LPCCPU
RTCLAN / GLAN
LPCCPU
LDRQ0#
LDRQ1#/GPIO23
A20GATE
A20M#
DPRSTP#
DPSLP#
FERR#
CPUPWRGD
IGNNE#
INIT# INTR
RCIN#
NMI
SMI#
STPCLK#
THRMTRIP#
TP11
SATA4RXN SATA4RXP
IHDA
IHDA
SATA4TXN SATA4TXP
SATA5RXN SATA5RXP
SATA5TXN SATA5TXP
SATA_CLKN SATA_CLKP
SATA
SATA
SATARBIAS#
SATARBIAS
1 2
10M_0402_5%
10M_0402_5%
1
C24615P_0402_50V8 J C2461 5P_0402_50V8J
2
2009/07/25 2010/07/25
2009/07/25 2010/07/25
2009/07/25 2010/07/25
LPC_AD0
H3
LPC_AD1
J3
LPC_AD2
K5
LPC_AD3
L3
J2
H1 J1
GATEA20
N3 AB23
H_DPRSTP_R#
AE23 AE24
H_FERR#_R
AD25
AE22
AD23
AE21 AD24
KB_RST#
L1
AD21
H_SMI#
AC21
H_STPCLK#
AC25
THRMTRIP_ICH#
AC23
AC22
AD12 AE12 AB12 AA12
AC11 AD11 AB10 AA10
AC16 AB16
AD10 AE10
R215
R215
2
Compal Secret Data
Compal Secret Data
Compal Secret Data
T48 PADT48 PAD
CLK_PCIE_SATA# CLK_PCIE_SATA
R212 24.9_0402_1%R212 24.9_0402_1%
Within 500 mils
ICH_RTCX1
ICH_RTCX2
C24712P_0402_50V8J C24712P_0402_50V8J Y2
4IN1
32.768KHZ_12.5P_1TJS125BJ2A251Y232.768KHZ_12.5P_1TJS125BJ2A251
1
OUT
2
NC3NC
Deciphered Date
Deciphered Date
Deciphered Date
LPC_AD[0..3] 33,37
LPC_FRAME# 33,37
T46 P ADT46 P AD
GATEA20 37 H_A20M# 4
R194 0_0402_5%R194 0_0402_5%
1 2
H_DPSLP# 5
R195 56_0402_5%R195 56_0402_5%
1 2
H_PWRGOOD 5
H_IGNNE# 4
H_INIT# 4 H_INTR 4 KB_RST# 37
H_NMI 4 H_SMI# 4
H_STPCLK# 4
R206 54.9_0402_1%R206 54.9_0402_1%
1 2
placed within 2 " from ICH9M
CLK_PCIE_SATA# 16 CLK_PCIE_SATA 16
1 2
2
+VCCP
R192
R192 56_0402_5%
H_DPRSTP# 5,8,51
H_FERR#
56_0402_5%
1 2
H_FERR# 4
Place Close to U8.
+VCCP
12
R201
R201 56_0402_5%
56_0402_5%
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
GATEA20
R196 10K_0402_5%R196 10K_0402_5%
KB_RST#
H_THERMTRIP# 4,8
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
ICH9(2/4)_LAN,HD,IDE,LPC
ICH9(2/4)_LAN,HD,IDE,LPC
ICH9(2/4)_LAN,HD,IDE,LPC
LA-5811P
LA-5811P
LA-5811P
1 2
R197 10K_0402_5%R197 10K_0402_5%
1 2
1
18 58Tuesday, December 29, 2009
18 58Tuesday, December 29, 2009
18 58Tuesday, December 29, 2009
+3VS
1.0
1.0
1.0
D D
C C
C1047 12P_0402_50V8J@ C1047 12P_0402_50V8J@
HDA_BITCLK
1 2
SATA_IRX_DTX_N032
HDD
B B
+RTCVCC
1 2
R184 330K _0402_1%R184 330K_0402_1%
1 2
R185 1M _0402_5%R 185 1M_0402_5%
1 2
R186 330K _0402_1%R186 330K_0402_1%
1 2
R187 20K_ 0402_5%R187 20K_ 0402_5%
Change from 180K to 20K & 0.1u to 1u. 9/29
LAN100_SLP
SM_INTRUDER#
ICH_INTVRMEN
ICH_SRTCRST#
1U_0603_10V4Z
1U_0603_10V4Z
ICH_RSVD HDA_SDOUT_CODEC
0 0 0 1 1 1
A A
XOR CHAIN ENTRANCE STRAP:RSVD
+3VS
1 2
R191 1K_0402_5%@R191 1K_ 0402_5%@
1 2
R193 1K_0402_5%@R193 1K_ 0402_5%@
5
1 0
HDA_SDOUT
ICH_RSVD
SATA_IRX_DTX_P032 SATA_ITX_DRX_N032 SATA_ITX_DRX_P032
R188
R188
1
C236
C236
0_0402_5%
0_0402_5%
@
@
1 2
2
Description
RV
XOR Normal(D) PCIE Bit1
ICH_RSVD 19
1 2
Loading...
+ 41 hidden pages