FEATURES
200 MSPS Guaranteed Conversion Rate
135 MSPS Low Cost Version Available
350 MHz Analog Bandwidth
1 V p-p Analog Input Range
Internal +2.5 V Reference and T/H
Low Power: 500 mW
+5 V Single Supply Operation
TTL Output Interface
Single or Demultiplexed Output Ports
APPLICATIONS
RGB Graphics Processing
High Resolution Video
Digital Data Storage Read Channels
Digital Communications
Digital Instrumentation
Medical Imaging
GENERAL DESCRIPTION
The AD9054 is an 8-bit monolithic analog-to-digital converter
optimized for high speed, low power, small size and ease of use.
With a 200 MSPS encode rate capability and full-power analog
bandwidth of 350 MHz, the component is ideal for applications
requiring the highest possible dynamic performance.
To minimize system cost and power dissipation, the AD9054
includes an internal +2.5 V reference and track-and-hold circuit.
The user provides only a +5 V power supply and an encode
clock. No external reference or driver components are required
for many applications.
A/D Converter
AD9054
FUNCTIONAL BLOCK DIAGRAM
The AD9054’s encode input interfaces directly to TTL, CMOS
or positive-ECL logic and will operate with single-ended or
differential inputs. The user may select dual-channel or singlechannel digital outputs. The dual (demultiplexed) mode interleaves ADC data through two 8-bit channels at one-half the
clock rate. Operation in demultiplexed mode reduces the speed
and cost of external digital interfaces while allowing the ADC to
be clocked to the full 200 MSPS conversion rate. In the singlechannel (nondemultiplexed) mode, all data is piped at the full
clock rate to the Channel A outputs.
Fabricated with an advanced BiCMOS process, the AD9054 is
provided in a space-saving 44-lead TQFP surface mount plastic
package (ST-44) and specified over the full industrial (–40°C to
+85°C) temperature range.
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
Output VoltageFullVI2.42.52.62.42.52.6V
Temperature CoefficientFullV110110ppm/°C
SWITCHING PERFORMANCE
Maximum Conversion Rate (fS)FullVI200135MSPS
Minimum Conversion Rate (f
Encode Pulsewidth High (t
Encode Pulsewidth Low (t
Aperture Delay (t
)+25°CV0.50.5ns
A
)FullIV2525MSPS
S
)+25°CIV2.0153.015ns
EH
)+25°CIV2.0153.015ns
EL
Aperture Uncertainty (Jitter)+25°CV2.32.3ps rms
Data Sync Setup Time (t
Data Sync Hold Time (t
Data Sync Pulsewidth (t
Output Valid Time (t
Output Propagation Delay (tPD)
DIGITAL INPUTS
HIGH Level Current (IIH)
LOW Level Current (I
)+25°CIV00ns
SDS
)+25°CIV0.50.5ns
HDS
)+25 °CIV2.02.0ns
PWDS
3
)
V
IL
3
4
4
)
FullVI2.75.12.75.7ns
FullVI5.97.97.58.5ns
FullVI500625500625µA
FullVI500625500625µA
Input Capacitance+25 °CV33pF
DIFFERENTIAL INPUTS
Differential Signal Amplitude (VID)FullIV400400mV
HIGH Input Voltage (V
LOW Input Voltage (V
IHD
ILD
Common-Mode Input (V
)FullIV1.5V
DD
)FullIV0VDD – 0.40VDD – 0.4V
)FullIV1.51.5V
ICM
1.5V
DD
V
DEMUX INPUT
HIGH Input Voltage (VIH)FullIV2.0V
DD
2.0V
DD
V
LOW Input Voltage (VIL)FullIV00.800.8V
DIGITAL OUTPUTS
HIGH Input Voltage (VOH)FullVI2.42.4V
LOW Input Voltage (V
)FullVI0.40.4V
OL
Output CodingBinaryBinary
–2–
REV. 0
AD9054
Test AD9054BST-200 AD9054BST-135
ParameterTempLevelMinTypMaxMinTypMaxUnits
POWER SUPPLY
VDD Supply Current (IDD)FullVI100145100140mA
Power Dissipation
5, 6
FullVI500725500700mW
Power Supply Sensitivity
DYNAMIC PERFORMANCE
7
8
+25°CI0.0050.0150.0050.015V/V
Transient Response+25°CV1.51.5ns
Overvoltage Recovery Time+25 °CV1.51.5ns
Signal-to-Noise Ratio (SNR)
(Without Harmonics)
fIN = 19.7 MHz+25°CIV42 4542 45dB
FullV4545dB
= 49.7 MHz+25°CI42454245dB
f
IN
FullV4545dB
fIN = 70.1 MHz+25°CI4245dB
FullV45dB
Signal-to-Noise Ratio (SINAD)
(With Harmonics)
= 19.7 MHz+25°CIV40 4340 43dB
f
IN
FullV4343dB
fIN = 49.7 MHz+25°CI40434043dB
FullV4343dB
fIN = 70.1 MHz+25°CI3942dB
FullV42dB
Effective Number of Bits
= 19.7 MHz+25°CIV6.356.856.356.85Bits
f
IN
= 49.7 MHz+25°CI6.356.856.356.85Bits
f
IN
= 70.1 MHz+25°CI6.186.85Bits
f
IN
2nd Harmonic Distortion
fIN = 19.7 MHz+25°CIV58635863dBc
= 49.7 MHz+25°CI54595459dBc
f
IN
f
= 70.1 MHz+25°CI5255dBc
IN
3rd Harmonic Distortion
= 19.7 MHz+25°CIV48564856dBc
f
IN
f
= 49.7 MHz+25°CI48544854dBc
IN
= 70.1 MHz+25°CI4350dBc
f
IN
Two-Tone Intermod Distortion
(IMD)
= 19.7 MHz+25°CV6060dBc
f
IN
= 49.7 MHz+25°CV5555dBc
f
IN
fIN = 70.1 MHz+25°CV50dBc
NOTES
1
Gain error and gain temperature coefficient are based on the ADC only (with a fixed +2.5 V external reference).
2
3 dB bandwidth with full-power input signal.
3
tV and tPD are measured from the threshold crossing of the ENCODE input to valid TTL levels of the digital outputs. The output ac load during test is 5 pF (Refer to
equivalent circuits Figures 5 and 6).
4
IIH and IIL are valid for differential input voltages of less than 1.5 V. At higher differential voltages, the input current will increase to a maximum of 1.25 mA.
5
Power dissipation is measured under the following conditions: analog input is –1 dBfs at 19.7 MHz.
6
Typical thermal impedance for the ST-44 (TQFP) 44–lead package (in still air): θJC = 20°C/W, θCA = 35°C/W, θJA = 55°C/W.
7
A change in input offset voltage with respect to a change in VDD.
8
SNR/harmonics based on an analog input voltage of –1.0 dBfs referenced to a 1.024 V full–scale input range.
Specifications subject to change without notice.
EXPLANATION OF TEST LEVELS
Test Level
I. 100% production tested.
II. 100% production tested at +25°C and sample tested at
specified temperatures.
III. Sample tested only.
IV. Parameter is guaranteed by design and characterization testing.
V. Parameter is a typical value only.
VI. 100% production tested at +25°C; guaranteed by design
and characterization testing for industrial temperature range.
Maximum Junction Temperature . . . . . . . . . . . . . . . +175°C
Maximum Case Temperature . . . . . . . . . . . . . . . . . . +150°C
*Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions outside of those indicated in the operation
sections of this specification is not implied. Exposure to absolute maximum ratings
for extended periods may affect device reliability.
AD9054BST-200–40°C to +85°CST-44
AD9054BST-135–40°C to +85°CST-44
AD9054/PCB+25°CEvaluation Board
*ST = Plastic Thin Quad Flatpack (TQFP).
VREF IN
GND
VDD
GND
AIN
AIN
GND
VDD
DEMUX
DS
PIN FUNCTION DESCRIPTIONS
Samples on Rising Edge of
ENCODE).
(ADC Samples on Falling Edge
of ENCODE).
–DA
0
–DB
0
Digital Outputs of ADC Channel
7
A. DA
is the MSB, DA0 the LSB.
7
Digital Outputs of ADC Channel
7
B. DB
is the MSB, DB0 the LSB.
7
(+2.5 V typical); Bypass with
0.1 µF to Ground.
typical, ±4%).
Connect to input signal midscale
reference.
Channel Mode, HIGH = Single.
Channel Mode (Channel A Only).
nels in Dual-Channel Mode.
PIN CONFIGURATION
(MSB)
6DB5DB4
7
DB
VREF OUT
GND
VDD
GND
VDD
VDD
AD9054
TOP VIEW
(PINS DOWN)
DS
PIN 1
IDENTIFIER
GND
DB
DB
3
DB
2
DB
1
DB
(LSB)
0
VDD
GND
GND
VDD
DA0 (LSB)
DA
1
DA
2
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD9054 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
–4–
ENCODE
ENCODE
VDD
GND
VDD
GND
6DA5DA4DA3
DA
(MSB)
7
DA
REV. 0
AD9054
AIN
ENCODE
ENCODE
D
7–D0
AIN
ENCODE
SAMPLE N–1
SAMPLE N–1
t
EH
SAMPLE NSAMPLE N+3SAMPLE N+4
t
A
t
EH
t
EL
1/f
S
SAMPLE N+2SAMPLE N+1
t
DATA N–2DATA N–3DATA N–4DATA N–5
Figure 1. Timing—Single Channel Mode
t
EL
SAMPLE N
t
A
1/f
S
SAMPLE N+3 SAMPLE N+4SAMPLE N+5
PD
t
V
DATA NDATA N–1
SAMPLE N+6SAMPLE N+2SAMPLE N+1SAMPLE N–2
ENCODE
DS
DS
PORT A
D7–D
PORT B
D
7–D0
t
HDS
t
SDS
DATA N–7
0
OR N–8
DATA N–8
OR N–7
t
PWDS
DATA N–6
OR N–7
t
HDS
DATA N–7
OR N–6
t
SDS
INVALID IF OUT OF SYNC
DATA N–5 IF IN SYNC
INVALID IF OUT OF SYNC
DATA N–4 IF IN SYNC
t
PD
DATA N–2
DATA N–3DATA N–1
t
V
DATA N
DATA N+1
Figure 2. Timing—Dual Channel Mode
–5–REV. 0
AD9054
V
EQUIVALENT CIRCUITS
AIN
Figure 3. Equivalent Analog Input Circuit
V
DD
VREF IN
Figure 4. Equivalent Reference Input Circuit
17.5kV
ENCODE
OR DS
300V
300V
7.5kV
V
AIN
7.5kV
V
DD
DD
DEMUX
Figure 6. Equivalent
300V300V
DEMUX
17.5kV
Input Circuit
V
DD
DIGITAL
OUTPUTS
Figure 7. Equivalent Digital Output Circuit
V
DD
ENCODE
OR DS
DD
VREF
OUT
Figure 5. Equivalent ENCODE and Data Select Input Circuit
–6–
Figure 8. Equivalent Reference Output Circuit
REV. 0
Loading...
+ 14 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.