FEATURES
+3 V Supply Voltage
Baseband Serial Port (BSPORT)
Differential IRx and QRx
ADC Channels
Two 15-Bit Sigma-Delta A/D Converters
FIR Digital Filters
64 dB SNR
Output Word Rate 270.83 kHz
Twos Complement Coding
On-Chip Offset Calibration
Power-Down Mode
Auxiliary D/A Converter
Auxiliary Serial Port (ASPORT)
On-Chip Voltage Reference
Low Power
28-Lead TSSOP/28-Lead SOIC
APPLICATIONS
GSM Basestations
Pagers
with Auxiliary DAC
AD7729
GENERAL DESCRIPTION
This monolithic 3 V CMOS device is a low power, two-channel,
input port with signal conditioning. The receive path is composed of two high performance sigma-delta ADCs with digital
filtering. A common bandgap reference feeds the ADCs.
A control DAC is included for such functions as AFC. The auxiliary functions can be accessed via the auxiliary port (ASPORT).
This device is available in a 28-lead TSSOP package or a
28-lead SOIC package.
ASDI
ASDIFS
ASCLK
ASDO
ASDOFS
ASE
BSDI
BSDIFS
BSCLK
BSDO
BSDOFS
BSE
MCLK
RxON
RESETB
AUXILIARY
SERIAL
INTERFACE
BASEBAND
SERIAL
INTERFACE
FUNCTIONAL BLOCK DIAGRAM
10-BIT
AUXDAC
DECIMATION
FIR DIGITAL
FILTER
DECIMATION
FIR DIGITAL
FILTER
MUX
OFFSET
ADJUST
OFFSET
ADJUST
DIVIDE BY 2
AVDD1DGNDDVDD1DVDD2AGND
SD
MODULATOR
SD
MODULATOR
REFERENCE
AVDD2
AUXDAC
IRxP
IRxN
QRxP
QRxN
REFCAP
REFOUT
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
ns minASCLK Period. See Figures 4 and 6.
ns minASCLK Width Low
ns minASCLK Width High
20ns minASDI/ASDIFS Setup Before ASCLK Low
10ns minASDI/ASDIFS Hold After ASCLK Low
15ns maxASDOFS Delay from ASCLK High
0ns minASDOFS Hold After ASCLK High
0ns minASDO Hold After ASCLK High
15ns maxASDO Delay from ASCLK High
10ns minASDIFS Low to ASDI LSB Read by ASPORT
t4 + 15ns minInterval Between Consecutive ASDIFS Pulses
Receive Section
Clock SignalsSee Figures 5 and 7.
t
7
t
8
t
9
t
18
t
19
t
20
t
21
t
22
t
23
t
24
t
25
ASCLK = MCLK/(2 × ASCLKRATE). ASCLKRATE can have a value from 0 . . . 1023. When ASCLKRATE = 0, ASCLK = 13 MHz.
BSCLK = MCLK/(2 × BSCLKRATE). BSCLKRATE can have a value from 0 . . . 1023. When BSCLKRATE = 0, BSCLK = 13 MHz.
Specifications subject to change without notice.
t
1
0.4 × t
0.4 × t
1
1
ns minBSCLK Period
ns minBSCLK Width Low
ns minBSCLK Width High
20ns minBSDI/BSDIFS Setup Before BSCLK Low
10ns minBSDI/BSDIFS HoldAfter BSCLK Low
15ns maxBSDOFS Delay from BSCLK High
0ns minBSDOFS Hold After BSCLK High
0ns minBSDO Hold After BSCLK High
15ns maxBSDO Delay from BSCLK High
10ns minBSDIFS Low to ASDI LSB Read by BSPORT
t7 + 15ns minInterval Between Consecutive BSDIFS Pulses
–4–REV. 0
TIMING DIAGRAMS
t
6
t
4
t
1
t
3
t
2
t
5
MCLK
*ASCLK
*ASCLK IS INDIVIDUALLY PROGRAMMABLE IN FREQUENCY
(MCLK/4 SHOWN HERE).
t
9
t
7
t
1
t
3
t
2
t
8
MCLK
*BSCLK
*BSCLK IS INDIVIDUALLY PROGRAMMABLE IN FREQUENCY
(MCLK/4 SHOWN HERE).
t
3
AD7729
t
1
t
2
Figure 2. Clock Timing
TO OUTPUT PIN
15pF
C
L
100mAI
100mA
OL
+2.1V
I
OH
Figure 3. Load Circuit for Timing Specifications
ASE (I)
ASCLK (O)
ASDIFS (I)
ASDOFS (O)
ASDO (O)
THREE-STATE
ASDI (I)
THREE-STATE
THREE-STATE
NOTE
I = INPUT, O = OUTPUT
t
10
t
11
D9D8
t
12
t
11
t
10
t
13
D9
t
15
Figure 4. ASCLK
Figure 5. BSCLK
t
t
16
A1A0
t
14
A2
17
D9D8
A1
A0
D7
D8D9
BSE (I)
BSCLK (O)
BSDIFS (I)
BSDOFS (O)
BSDO (O)
THREE-STATE
BSDI (I)
THREE-STATE
THREE-STATE
NOTE
I = INPUT, O = OUTPUT
Figure 6. Auxiliary Serial Port ASPORT
t
18
t
t
19
D9D8
t
20
t
19
t
18
A1A0D9D8D7
t
21
t
22
D9
t
23
A2
t
24
25
A1
D8D9A0
Figure 7. Baseband Serial Port BSPORT
–5–REV. 0
Loading...
+ 11 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.