High Speed, Precision
a
FEATURES
3.0 ms Acquisition Time to 60.01% max
Low Droop Rate: 1.0 mV/ms max
Sample/Hold Offset Step: 3 mV max
Aperture Jitter: 0.5 ns
Extended Temperature Range: –558C to +1258C
Internal Hold Capacitor
Internal Application Resistors
612 V or 615 V Operation
Available in Surface Mount
APPLICATIONS
Data Acquisition Systems
Data Distribution Systems
Analog Delay & Storage
Peak Amplitude Measurements
MIL-STD-883 Compliant Versions Available
PRODUCT DESCRIPTION
The AD585 is a complete monolithic sample-and-hold circuit
consisting of a high performance operational amplifier in series
with an ultralow leakage analog switch and a FET input integrating amplifier. An internal holding capacitor and matched
applications resistors have been provided for high precision and
applications flexibility.
The performance of the AD585 makes it ideal for high speed
10- and 12-bit data acquisition systems, where fast acquisition
time, low sample-to-hold offset, and low droop are critical. The
AD585 can acquire a signal to ±0.01% in 3 µs maximum, and
then hold that signal with a maximum sample-to-hold offset of
3 mV and less than 1 mV/ms droop, using the on-chip hold
capacitor. If lower droop is required, it is possible to add a
larger external hold capacitor.
The high speed analog switch used in the AD585 exhibits
aperture jitter of 0.5 ns, enabling the device to sample full scale
(20 V peak-to-peak) signals at frequencies up to 78 kHz with
12-bit precision.
The AD585 can be used with any user-defined feedback network to provide any desired gain in the sample mode. On-chip
precision thin-film resistors can be used to provide gains of +1,
–1, or +2. Output impedance in the hold mode is sufficiently
low to maintain an accurate output signal even when driving the
dynamic load presented by a successive-approximation A/D
converter. However, the output is protected against damage
from accidental short circuits.
The control signal for the HOLD command can be either active
high or active low. The differential HOLD signal is compatible
with all logic families, if a suitable reference level is provided. An
on-chip TTL reference level is provided for TTL compatibility.
Sample-and-Hold Amplifier
AD585
FUNCTIONAL BLOCK DIAGRAM
DIP LCC/PLCC Package
The AD585 is available in three performance grades. The JP
grade is specified for the 0°C to +70°C commercial temperature
range and packaged in a 20-pin PLCC. The AQ grade is specified for the –25°C to +85°C industrial temperature range and is
packaged in a 14-pin cerdip. The SQ and SE grades are specified for the –55°C to +125°C military temperature range and
are packaged in a 14-pin cerdip and 20-pin LCC.
PRODUCT HIGHLIGHTS
1. The fast acquisition time (3 µs) and low aperture jitter
(0.5 ns) make it the first choice for very high speed data
acquisition systems.
2. The droop rate is only 1.0 mV/ms so that it may be used in
slower high accuracy systems without the loss of accuracy.
3. The low charge transfer of the analog switch keeps sample-to
hold offset below 3 mV with the on-chip 100 pF hold capacitor, eliminating the trade-off between acquisition time and
S/H offset required with other SHAs.
4. The AD585 has internal pretrimmed application resistors for
applications versatility.
5. The AD585 is complete with an internal hold capacitor for
ease of use. Capacitance can be added externally to reduce
the droop rate when long hold times and high accuracy are
required.
6. The AD585 is recommended for use with 10- and 12-bit
successive-approximation A/D converters such as AD573,
AD574A, AD674A, AD7572 and AD7672.
7. The AD585 is available in versions compliant with MIL-STD-
883. Refer to the Analog Devices Military Products Databook
or current AD585/883B data sheet for detailed specifications.
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700 Fax: 617/326-8703
(typical @ +258C and VS = 612 V or 615 V, and CH = Internal, A = +1,
AD585–SPECIFICATIONS
Model AD585J AD585A AD585S
SAMPLE/HOLD CHARACTERISTICS
Acquisition Time, 10 V Step to 0.01% 333µs
20 V Step to 0.01% 5 5 5 µs
Aperture Time, 20 V p-p Input,
HOLD 0 V 353535ns
Aperture Jitter, 20 V p-p Input,
HOLD 0 V 0.5 0.5 0.5 ns
Settling Time, 20 V p-p Input,
HOLD 0 V, to 0.01% 0.5 0.5 0.5 µs
Droop Rate 111mV/ms
Droop Rate T
Charge Transfer 0.3 0.3 0.3 pC
MIN
to T
MAX
Sample-to-Hold Offset –3 3 –3 3 –3 3 mV
Feedthrough
20 V p-p, 10 kHz Input 0.5 0.5 0.5 mV
TRANSFER CHARACTERISTICS
1
Open Loop Gain
V
= 20 V p-p, RL = 2k 200,000 200,000 200,000 V/V
OUT
Application Resistor Mismatch 0.3 0.3 0.3 %
Common-Mode Rejection
VCM = ±10 V 80 80 80 dB
Small Signal Gain Bandwidth
V
= 100 mV p-p 2.0 2.0 2.0 MHz
OUT
Full Power Bandwidth
V
= 20 V p-p 160 160 160 kHz
OUT
Slew Rate
V
= 20 V p-p 10 10 10 V/µs
OUT
Output Resistance (Sample Mode)
I
= ±10 mA 0.05 0.05 0.05 Ω
OUT
Output Short Circuit Current 50 50 50 mA
Output Short Circuit Duration Indefinite Indefinite Indefinite
ANALOG INPUT CHARACTERISTICS
Offset Voltage 522mV
Offset Voltage, T
Bias Current 222nA
Bias Current, T
Input Capacitance, f = 1 MHz 10 10 10 pF
MIN
MIN
to T
to T
MAX
MAX
Input Resistance, Sample or Hold
20 V p-p Input, A = +1 10
DIGITAL INPUT CHARACTERISTICS
TTL Reference Output 1.2 1.4 1.6 1.2 1.4 1.6 1.2 1.4 1.6 V
Logic Input High Voltage
T
to T
MIN
MIN
to T
MAX
MAX
Logic Input Low Voltage
T
Logic Input Current (Either Input) 50 50 50 µA
POWER SUPPLY CHARACTERISTICS
Operating Voltage Range +5, –10.8 ±18 +5, –10.8 ±18 +5, –10.8 ± 18 V
Supply Current, RL = ∞ 610610610mA
Power Supply Rejection, Sample Mode 70 70 70 dB
TEMPERATURE RANGE
Specified Performance 0 +70 –25 +85 –55 +125 °C
PACKAGE OPTIONS
3, 4
Cerdip (Q-14) AD585AQ AD585SQ
LCC (E-20A) AD585SE
PLCC (P-20A) AD585JP
Min Typ Max Min Typ Max Min Typ Max Units
Doubles Every 10°C Double Every 10°C Doubles Every 10°C
2.0 2.0 2.0 V
HOLD active unless otherwise noted)
633mV
552050
12
0.8 0.8 0.7 V
10
12
10
12
2
nA
Ω
NOTES
1
Maximum input signal is the minimum supply minus a headroom voltage of 2.5 V.
2
Not tested at –55°C.
3
E = Leadless Ceramic Chip Carrier; P = Plastic Leaded Chip Carrier; Q = Cerdip.
4
For AD585/883B specifications, refer to Analog Devices Military Products Databook.
Specifications subject to change without notice.
Specifications shown in boldface are tested on all production units at final electrical
test. Results from those tests are used to calculate outgoing quality levels.
All min and max specifications are
guaranteed, although only those shown in
boldface are tested on all production units.
–2–
REV. A