AMD MACH110-12, MACH110-15, MACH110-20 Service Manual

查询MACH110-14供应商
FINAL
MACH110-12/15/20
High-Density EE CMOS Programmable Logic
DISTINCTIVE CHARACTERISTICS
44 Pins
32 Macrocells
12 ns t
14 ns t
77 MHz f
38 Inputs
Commercial
PD
Industrial
PD
CNT
GENERAL DESCRIPTION
The MACH110 is a member of AMD’s high-performance EE CMOS MACH 1 family. This device has approxi­mately three times the logic macrocell capability of the popular PAL22V10 without loss of speed.
The MACH110 consists of two PAL blocks intercon­nected by a programmable switch matrix. The two PAL blocks are essentially “PAL22V16” structures complete with product-term arrays and programmable macro­cells. The switch matrix connects the PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently.
32 Outputs
32 Flip-flops; 2 clock choices
2 “PAL22V16” Blocks
Pin-compatible with MACH111, MACH210,
MACH211, MACH215
The MACH110 macrocell provides either registered or combinatorial outputs with programmable polarity. If a registered configuration is chosen, the register can be configured as D-type or T-type to help reduce the number of product terms. The register type decision can be made by the designer or by the software. All macrocells can be connected to an I/O cell. If a buried macrocell is desired, the internal feedback path from the macrocell can be used, which frees up the I/O pin for use as an input.
Advanced
Micro
Devices
Publication# 14127 Rev. I Amendment/0 Issue Date: May 1995
AMD
BLOCK DIAGRAM
I/O0 – I/O
16
I/O
Cells
16
Macrocells
OE
44 x 70
AND Logic Array
and
Logic Allocator
22
I0 – I
1,
I3 – I
15
4
16
16
2
4
22
44 x 70
AND Logic Array
and
Logic Allocator
OE
Macrocells
16
I/O
Cells
16
I/O
16
Switch Matrix
– I/O
31
16
16
2
CLK1/I CLK0/I
2
2
5, 2
14127I-1
2 MACH110-12/15/20
CONNECTION DIAGRAM Top View
AMD
PLCC
I/O I/O I/O
GND
CLK0/I
I/O I/O
I/O
I/O
10
I I
11
3
I/O4I/O
561324 4443424140
7
5
8
6
9
7
10
0
11
1
12 13
2
14
8
15
9
16 17
18 282726252423222119 20
13
I/O12I/O
2
I/O
14
I/O
1
I/O
15
I/O
0
I/O
CC
V
GND
GND
CC
V
16
I/O
30
31
I/O
I/O
18
I/O17I/O
28
I/O29I/O
39 38 37 36
35 34 33
32 31
30 29
19
20
I/O
I/O
I/O
27
I/O
26
I/O
25
I/O
24
CLK1/I
GND
I
4
I
3
I/O
23
I/O
22
I/O
21
5
14127I-2
Note: Pin-compatible with MACH111, MACH210, MACH211, and MACH215.
PIN DESIGNATIONS
CLK/I = Clock or Input GND = Ground I = Input I/O = Input/Output
= Supply Voltage
V
CC
3MACH110-12/15/20
AMD
ORDERING INFORMATION Commercial Products
AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:
FAMILY TYPE
MACH = Macro Array CMOS High-Speed
DEVICE NUMBER
110 = 32 Macrocells, 44 Pins
SPEED
-12 = 12 ns t
-15 = 15 ns t
-20 = 20 ns t
PD PD PD
Valid Combinations
MACH110-12 MACH110-15 MACH110-20
JC
MACH -12 J C
110
The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.
OPTIONAL PROCESSING
Blank = Standard Processing
OPERATING CONDITIONS
C = Commercial (0
PACKAGE TYPE
J = 44-Pin Plastic Leaded
Chip Carrier (PL 044)
Valid Combinations
°C to +70°C)
MACH110-12/15/20 (Com’l)4
AMD
ORDERING INFORMATION Industrial Products
AMD programmable logic products for Industrial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:
FAMILY TYPE
MACH = Macro Array CMOS High-Speed
DEVICE NUMBER
110 = 32 Macrocells, 44 Pins
SPEED
-14 = 14 ns t
-18 = 18 ns t
-24 = 24 ns t
PD PD PD
Valid Combinations
MACH110-14 MACH110-18 JI MACH110-24
MACH -14 I
110
J
The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.
OPTIONAL PROCESSING
Blank = Standard Processing
OPERATING CONDITIONS
I = Industrial (–40°C to +85°C)
PACKAGE TYPE
J = 44-Pin Plastic Leaded Chip
Carrier (PL 044)
Valid Combinations
5MACH110-14/18/25 (Ind)
AMD
FUNCTIONAL DESCRIPTION
The MACH110 consists of two PAL blocks connected by a switch matrix. There are 32 I/O pins and 6 dedicated input pins feeding the switch matrix. These signals are distributed to the two PAL blocks for efficient design implementation. There are two clock pins that can also be used as dedicated inputs.
The PAL Blocks
Each PAL block in the MACH110 (Figure 1) contains a 64-product-term logic array, a logic allocator, 16 macro­cells and 16 I/O cells. The switch matrix feeds each PAL block with 22 inputs. This makes the PAL block look effectively like an independent “PAL22V16”.
There are four additional output enable product terms in each PAL block. For purposes of output enable, the 16 I/O cells are divided into 2 banks of 8 macrocells. Each bank is allocated two of the output enable product terms.
An asynchronous reset product term and an asynchro­nous preset product term are provided for flip-flop initialization. All flip-flops within the PAL block are initialized together.
The Switch Matrix
The MACH110 switch matrix is fed by the inputs and feedback signals from the PAL blocks. Each PAL block provides 16 internal feedback signals and 16 I/O feedback signals. The switch matrix distributes these signals back to the PAL blocks in an efficient manner that also provides for high performance. The design software automatically configures the switch matrix when fitting a design into the device.
The Product-Term Array
The MACH110 product-term array consists of 64 product terms for logic use, and 6 special-purpose product terms. Four of the special-purpose product terms provide programmable output enable, one provides asynchronous reset, and one provides a synchronous preset. Two of the output enable product terms are used for the first eight I/O cells; the other two control the last eight macrocells.
The Logic Allocator
The logic allocator in the MACH110 takes the 64 logic product terms and allocates them to the 16 macrocells as needed. Each macrocell can be driven by up to 12 product terms. The design software automatically configures the logic allocator when fitting the design into the device.
Table 1 illustrates which product term clusters are available to each macrocell within a PAL block. Refer to Figure 1 for cluster and macrocell numbers.
Table 1. Logic Allocation
Available
Output Macrocell Clusters
M
0
M
1
M
2
M
3
M
4
M
5
M
6
M
7
M
8
M
9
M
10
M
11
M
12
M
13
M
14
M
15
C0, C
1
C0, C1, C C1, C2, C C2, C3, C C3, C4, C C4, C5, C C5, C6, C C6, C
7
C8, C
9
C8, C9, C C9, C10, C C10, C11, C C11, C12, C C12, C13, C C13, C14, C C14, C
15
2 3 4 5 6 7
10
11
12 13 14 15
The Macrocell
The MACH110 macrocells can be configured as either registered or combinatorial, with programmable polar­ity. The macrocell provides internal feedback whether configured as registered or combinatorial. The flip-flops can be configured as D-type or T-type, allowing for product-term optimization.
The flip-flops can individually select one of two clock pins, which are also available as data inputs. The regis­ters are clocked on the LOW-to-HIGH transition of the clock signal. The flip-flops can also be asynchronously initialized with the common asynchronous reset and preset product terms.
The I/O Cell
The I/O cell in the MACH110 consists of a three-state output buffer. The three-state buffer can be configured in one of three ways: always enabled, always disabled, or controlled by a product term. If product term control is chosen, one of two product terms may be used to provide the control. The two product terms that are available are common to eight I/O cells. Within each PAL block, two product terms are available for selection by the first eight three-state outputs; two other product terms are available for selection by the last eight three-state outputs.
These choices make it possible to use the macrocell as an output, an input, a bidirectional pin, or a three-state output for use in driving a bus.
6 MACH110-12/15/20
AMD
Switch Matrix
0 4 8 12 16 20 24 28 40324336
0
63
Output Enable Output Enable
Asynchronous Reset Asynchronous Preset
M
M
M
M
C
0
M
C
1
C
2
M
C
3
C
4
M
C
5
C
6
M
C
7
C
Logic Allocator
8
M
C
9
C
10
M
C
11
C
12
M
C
10
13
C
14
C
M
15
11
M
12
M
13
M
14
M
15
I/O
Output
0
1
2
3
4
5
6
7
8
9
Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Output Macro Cell
Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O Cell
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
0 4 8 12 16 20 24 28 40324336
16
16
Figure 1. MACH110 PAL Block
Output Enable
Output Enable
CLK
4
14127I-3
7MACH110-12/15/20
AMD
ABSOLUTE MAXIMUM RATINGS
Storage Temperature –65°C to +150°C. . . . . . . . . . .
Ambient Temperature
With Power Applied –55°C to +125°C. . . . . . . . . . . . .
Supply Voltage with
Respect to Ground –0.5 V to +7.0 V. . . . . . . . . . . . .
DC Input Voltage –0.5 V to V DC Output or I/O
Pin Voltage –0.5 V to V
CC
CC
+ 0.5 V. . . . . . . . . . . .
+ 0.5 V. . . . . . . . . . . . . . . .
OPERATING RANGES
Commercial (C) Devices
Ambient Temperature (T
Operating in Free Air 0°C to +70°C. . . . . . . . . . . .
Supply Voltage (V
CC
with Respect to Ground +4.75 V to +5.25 V. . . . .
Operating ranges define those limits between which the func­tionality of the device is guaranteed.
)
A
)
Static Discharge Voltage 2001 V. . . . . . . . . . . . . . . .
Latchup Current (T
= 0°C to 70°C) 200 mA. . . . . . . . . . . . . . . . . . . . .
A
Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Pro­gramming conditions may differ.
DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified
Parameter
Symbol Parameter Description Test Conditions Min Typ Max Unit
V
V
V
V
I
I
I I
OH
OL
I
IH
I
IL
OZH
OZL
SC
CC
IH
IL
Output HIGH Voltage IOH = –3.2 mA, VCC = Min 2.4 V
= V
V
or V
IN
IH
IL
Output LOW Voltage IOL = 16 mA, VCC = Min 0.5 V
V
= V
or V
IN
IH
IL
Input HIGH Voltage Guaranteed Input Logical HIGH 2.0 V
Voltage for all Inputs (Note 1)
Input LOW Voltage Guaranteed Input Logical LOW 0.8 V
Voltage for all Inputs (Note 1) Input HIGH Current VIN = 5.25 V, V Input LOW Current VIN = 0 V, V Off-State Output Leakage V
Current HIGH V Off-State Output Leakage V
Current LOW V Output Short-Circuit Current V Supply Current (Typical) V
= 5.25 V, V
OUT
= V
IN
IH
= 0 V, V
OUT
= V
IN
IH
= 0.5 V, V
OUT
= 5 V, T
CC
or VIL (Note 2)
or VIL (Note 2)
= Max (Note 2) 10 µA
CC
= Max (Note 2) –10 µA
CC
= Max 10 µA
CC
= Max –10 µA
CC
= Max (Note 3) –30 –160 mA
CC
=25°C, 95 mA
A
f = 25 MHz (Note 4)
Notes:
1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included.
2. I/O pin leakage is the worst case of I
and I
IL
(or IIH and I
OZL
OZH
).
3. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second. V
= 0.5 V has been chosen to avoid test problems caused by tester ground degradation.
OUT
4. Measured with a 16-bit up/down counter program. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.
MACH110-12/15/20 (Com’l)8
AMD
CAPACITANCE (Note 1)
Parameter Symbol Parameter Description Test Conditions Typ Unit
C
IN
C
OUT
Input Capacitance V Output Capacitance V
= 2.0 V VCC = 5.0 V, TA = 25°C6 pF
IN
= 2.0 V f = 1 MHz 8 pF
OUT
SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)
Parameter
-12 -20
Symbol Parameter Description Min Max Min Max Min Max Unit
t
PD
Input, I/O, or Feedback to Combinatorial 12 15 20 ns Output (Note 3)
t
S
t
H
t
CO
t
WL
t
WH
Setup Time from Input, I/O, or Feedback to Clock
Hold Time 0 0 0 ns Clock to Output (Note 3) 8 10 12 ns
Clock Width
Maximum
f
MAX
Frequency (Note 1)
t
t
ARW
t
ARR
t
t
APW
t
APR
t t
AR
AP
EA
ER
Asynchronous Reset to Registered Output 16 20 25 ns Asynchronous Reset Width (Note 1) 12 15 20 ns Asynchronous Reset Recovery Time (Note 1) 8 10 15 ns Asynchronous Preset to Registered Output 16 20 25 ns Asynchronous Preset Width (Note 1) 12 15 20 ns Asynchronous Preset Recovery Time (Note 1) 8 10 15 ns Input, I/O, or Feedback to Output Enable (Note 3) 12 15 20 ns Input, I/O, or Feedback to Output Disable (Note 3) 12 15 20 ns
External Feedback 1/(t
Internal Feedback (f
CNT
No Feedback 1/(t
D-type T-type
LOW HIGH D-type
+ tCO)
S
T-type D-type
)
+ tWH) 83.3 83.3 62.5 MHz
WL
T-type
71013ns 81114ns
668ns 668ns
66.7 50 40 MHz
62.5 47.6 38.5 MHz
76.9 66.6 47.6 MHz
71.4 55.5 43.5 MHz
-15
Notes:
1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.
2. See Switching Test Circuit, for test conditions.
3. Parameters measured with 16 outputs switching.
9MACH110-12/15/20 (Com’l)
Loading...
+ 19 hidden pages