No. 7135-3/24
LC75863E, 75863W
Parameter Symbol Conditions
Ratings
Unit
min typ max
Hysteresis V
H
CE, CL, DI, KI1 to KI5 0.1 V
DD
V
Power-down detection voltage V
DET
2.5 3.0 3.5 V
Input high level current I
IH
CE, CL, DI: VI= 6.0V 5.0 µA
Input low level current I
IL
CE, CL, DI: VI= 0V –5.0 µA
Input floating voltage V
IF
KI1 to KI5 0.05 V
DD
V
Pull-down resistance R
PD
KI1 to KI5: VDD= 5.0V 50 100 250 kΩ
Output off leakage current I
OFFH
DO: VO = 6.0V 6.0 µA
V
OH
1 KS1 to KS6: IO= –500µA V
LCD
– 1.0 V
LCD
– 0.5 V
LCD
– 0.2
Output high level voltage
V
OH
2 P1 to P4: IO= –1mA V
LCD
– 1.0
V
V
OH
3 S1 to S25: IO= –20µA V
LCD
– 1.0
V
OH
4 COM1 to COM3: IO= –100µA V
LCD
– 1.0
V
OL
1 KS1 to KS6: IO= 25µA 0.2 0.5 1.5
V
OL
2 P1 to P4: IO= 1mA 1.0
Output low level voltage V
OL
3 S1 to S25: IO= 20µA 1.0 V
V
OL
4 COM1 to COM3: IO= 100µA 1.0
V
OL
5 DO: IO= 1mA 0.1 0.5
V
MID
1 COM1 to COM3: 1/2bias, IO= ±100µA
1/2V
LCD
– 1.0 1/2V
LCD
+ 1.0
V
MID
2 S1 to S25: 1/3bias,IO= ±20µA
2/3V
LCD
– 1.0 2/3V
LCD
+ 1.0
Output middle level voltage *2 V
MID
3 S1 to S25: 1/3bias, IO= ±20µA
1/3V
LCD
– 1.0 1/3V
LCD
+ 1.0
V
V
MID
4 COM1 to COM3: 1/3bias,IO= ±100µA
2/3V
LCD
– 1.0 2/3V
LCD
+ 1.0
V
MID
5 COM1 to COM3: 1/3bias,IO= ±100µA
1/3V
LCD
– 1.0 1/3V
LCD
+ 1.0
Oscillator frequency fosc OSC: R
OSC
= 39kΩ, C
OSC
= 1000pF 30.4 38 45.6 kHz
I
DD
1 VDD:Sleep mode 100
I
DD
2 VDD: VDD= 6.0V, output open,fosc = 38kHz 270 540
Current drain
I
LCD
1 V
LCD
: Sleep mode 5
µA
I
LCD
2
V
LCD
: V
LCD
= 6.0V, output open, 1/2bias,
100 200
fosc = 38kHz
I
LCD
3
V
LCD
: V
LCD
= 6.0V, output open, 1/3bias,
60 120
fosc = 38kHz
Electrical Characteristics for the Allowable Operating Ranges
Note: *2. Excluding the bias voltage generation divider resistor built into V
LCD
1 and V
LCD
2. (See Figure 1.)
Parameter Symbol Conditions
Ratings
Unit
min typ max
Recommended external resistance R
OSC
OSC 39 kΩ
Recommended external capacitance C
OSC
OSC 1000 pF
Guaranteed oscillator range f
OSC
OSC 19 38 76 kHz
Data setup time t
ds
CL, DI :Figure 2 160 ns
Data hold time t
dh
CL, DI :Figure 2 160 ns
CE wait time t
cp
CE, CL :Figure 2 160 ns
CE setup time t
cs
CE, CL :Figure 2 160 ns
CE hold time t
ch
CE, CL :Figure 2 160 ns
High level clock pulse width tø
H
CL :Figure 2 160 ns
Low level clock pulse width tø
L
CL :Figure 2 160 ns
Rise time t
r
CE, CL, DI :Figure 2 160 ns
Fall time t
f
CE, CL, DI :Figure 2 160 ns
DO output delay time t
dc
DO RPU=4.7kΩ, CL=10pF *1 :Figure 2 1.5 µs
DO rise time t
dr
DO RPU=4.7kΩ, CL=10pF *1 :Figure 2 1.5 µs
Note: *1. Since DO is an open-drain output, these times depend on the values of the pull-up resistor RPUand the load capacitance CL.
Continued from preceding page.