3. Added CE don’t care mode during the data-loading and reading
1. Revised real-time map-out algorithm(refer to technical notes)
1. Changed device name
- KM29U128T -> K9F2808U0M-YCB0
- KM29U128IT -> K9F2808U0M-YIB0
1. Changed SE pin description
- SE is recommended to coupled to GND or Vcc and should not be
toggled during reading or programming.
Draft Date
April 10th 1998
July 14th 1998
April 10th 1999
June 30th 1999
Sep. 15th 1999
July 17th 2000
Remark
Preliminary
Final
Final
Final
Final
Final
Note : For more detailed features and specifications including FAQ, please refer to Samsung’s Flash web site.
http://www.intl.samsungsemi.com/Memory/Flash/datasheets.html
The attached datasheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right
to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have
any questions, please contact the SAMSUNG branch office near you.
1
K9F2808U0M-YCB0, K9F2808U0M-YIB0FLASH MEMORY
16M x 8 Bit NAND Flash Memory
GENERAL DESCRIPTIONFEATURES
• Voltage supply : 2.7V~3.6V
• Organization
- Memory Cell Array : (16M + 512K)bit x 8bit
- Data Register : (512 + 16)bit x8bit
• Automatic Program and Erase
- Page Program : (512 + 16)Byte
- Block Erase : (16K + 512)Byte
• 528-Byte Page Read Operation
- Random Access : 10µs(Max.)
- Serial Page Access : 50ns(Min.)
• Fast Write Cycle Time
- Program Time : 200µs(typ.)
- Block Erase Time : 2ms(typ.)
• Command/Address/Data Multiplexed I/O port
• Hardware Data Protection
- Program/Erase Lockout During Power Transitions
• Reliable CMOS Floating-Gate Technology
- Endurance : 1Million Program/Erase Cycles
- Data Retention : 10 years
• Command Register Operation
• Package : 48 - pin TSOP Type1 - 12 x 20 / 0.5 mm pitch
The K9F2808U0M is a 16M(16,777,216)x8bit NAND Flash
Memory with a spare 512K(524,288)x8bit. Its NAND cell provides the most cost-effective solution for the solid state mass
storage market. A program operation programs the 528-byte
page in typically 200µs and an erase operation can be performed in typically 2ms on a 16K-byte block. Data in the page
can be read out at 50ns cycle time per byte. The I/O pins serve
as the ports for address and data input/output as well as command inputs. The on-chip write controller automates all program and erase functions including pulse repetition, where
required, and internal verify and margining of data. Even the
write-intensive systems can take advantage of the
K9F2808U0M′s extended reliability of 1,000,000 program/erase
cycles by providing ECC(Error Correcting Code) with real time
mapping-out algorithm.
The K9F2808U0M is an optimum solution for large nonvolatile
storage applications such as solid state file storage, digital
voice recorder, digital still camera and other portable applications requiring non-volatility.
PIN CONFIGURATION
N.C
1
N.C
2
N.C
3
N.C
4
N.C
5
SE
6
R/B
7
RE
8
CE
9
N.C
N.C
Vcc
Vss
N.C
N.C
CLE
ALE
WE
WP
N.C
N.C
N.C
N.C
N.C
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48-pin TSOP1
Standard Type
12mm x 20mm
N.C
48
N.C
47
N.C
46
N.C
45
I/O7
44
I/O6
43
I/O5
42
I/O4
41
N.C
40
N.C
39
N.C
38
Vcc
37
Vss
36
N.C
35
N.C
34
N.C
33
I/O3
32
I/O2
31
I/O1
30
I/O0
29
N.C
28
N.C
27
N.C
26
N.C
25
PIN DESCRIPTION
Pin NamePin Function
I/O0 ~ I/O7Data Input/Outputs
CLECommand Latch Enable
ALEAddress Latch Enable
CEChip Enable
RERead Enable
WEWrite Enable
WPWrite Protect
SESpare area Enable
R/BReady/Busy output
VCCPower
VSSGround
N.CNo Connection
NOTE : Connect all VCC and VSS pins of each device to common power supply outputs.
Do not leave VCC or VSS disconnected.
2
K9F2808U0M-YCB0, K9F2808U0M-YIB0FLASH MEMORY
Figure 1. FUNCTIONAL BLOCK DIAGRAM
VCC
VSS
A9 - A23
Command
CE
RE
WE
A0 - A7
X-Buffers
Latches
& Decoders
Y-Buffers
Latches
& Decoders
A8
Command
Register
Control Logic
& High Voltage
Generator
CLE ALE WP
2nd half Page Register & S/A
1st half Page Register & S/A
Y-Gating
128M + 4M Bit
NAND Flash
ARRAY
(512 + 16)Byte x 32768
Y-Gating
I/O Buffers & Latches
Global Buffers
Output
Driver
VCC
VSS
I/0 0
I/0 7
Figure 2. ARRAY ORGANIZATION
32K Pages
(=1024 Blocks)
1st CycleA0A1A2A3A4A5A6A7
2nd CycleA9A10A11A12A13A14A15A16
3rd CycleA17A18A19A20A21A22A23*X
NOTE : Column Address : Starting Address of the Register.
1st half Page Register
(=256 Bytes)
2nd half Page Register
(=256 Bytes)
512 Bytes16 Bytes
Page Register
512 Bytes
I/O 0I/O 1I/O 2I/O 3I/O 4I/O 5I/O 6I/O 7
00h Command(Read) : Defines the starting address of the 1st half of the register.
01h Command(Read) : Defines the starting address of the 2nd half of the register.
* A8 is set to "Low" or "High" by the 00h or 01h Command.
* X can be High or Low.
1 Block = 32 Row
(16K + 512) Bytes
1 Page = 528 Bytes
1 Block = 528 B x 32 Pages
= (16K + 512) Bytes
1 Device = 528B x 32Pages x 1024 Blocks
= 132 Mbits
8 bit
I/O 0 ~ I/O 7
16 Bytes
Column Address
Row Address
(Page Address)
3
K9F2808U0M-YCB0, K9F2808U0M-YIB0FLASH MEMORY
PRODUCT INTRODUCTION
The K9F2808U0M is a 132Mbit(138,412,032 bit) memory organized as 32,768 rows(pages) by 528 columns. Spare sixteen columns
are located from column address of 512 to 527. A 528-byte data register is connected to memory cell arrays accommodating data
transfer between the I/O buffers and memory during page read and page program operations. The memory array is made up of 16
cells that are serially connected to form a NAND structure. Each of the 16 cells resides in a different page. A block consists of the 32
pages formed by one NAND structures, totaling 8448 NAND structures of 16 cells. The array organization is shown in Figure 2. The
program and read operations are executed on a page basis, while the erase operation is executed on a block basis. The memory
array consists of 1024 separately erasable 16K-byte blocks. It indicates that the bit by bit erase operation is prohibited on the
K9F2808U0M.
The K9F2808U0M has addresses multiplexed into 8 I/O′s. This scheme dramatically reduces pin counts and allows systems
upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through
I/O′s by bringing WE to low while CE is low. Data is latched on the rising edge of WE. Command Latch Enable(CLE) and Address
Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. All commands require one bus cycle
except for Block Erase command which requires two cycles: one cycle for erase-setup and another for erase-execution after block
address loading. The 16M byte physical space requires 24 addresses, thereby requiring three cycles for byte-level addressing: column address, low row address and high row address, in that order. Page Read and Page Program need the same three address
cycles following the required command input. In Block Erase operation, however, only the two row address cycles are used. Device
operations are selected by writing specific commands into the command register. Table 1 defines the specific commands of the
K9F2808U0M.
Table 1. COMMAND SETS
Function1st. Cycle2nd. CycleAcceptable Command during Busy
NOTE : 1. The 00h command defines starting address of the 1st half of registers.
The 01h command defines starting address of the 2nd half of registers.
After data access on the 2nd half of register by the 01h command, the status pointer is
automatically moved to the 1st half register(00h) on the next cycle.
2. The 50h command is valid only when the SE(pin 6) is low level.
00h/01h
50h
(1)
(2)
-
-
4
K9F2808U0M-YCB0, K9F2808U0M-YIB0FLASH MEMORY
PIN DESCRIPTION
Command Latch Enable(CLE)
The CLE input controls the path activation for commands sent to the command register. When active high, commands are latched
into the command register through the I/O ports on the rising edge of the WE signal.
Address Latch Enable(ALE)
The ALE input controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of
WE with ALE high.
Chip Enable(CE)
The CE input is the device selection control. When CE goes high during a read operation the device is returned to standby mode.
However, when the device is in the busy state during program or erase, CE high is ignored, and does not return the device to
standby mode.
Write Enable(WE)
The WE input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the WE pulse.
Read Enable(RE)
The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge
of RE which also increments the internal column address counter by one.
Spare Area Enable(SE)
The SE input controls the access of the spare area. When SE is high, the spare area is not accessible for reading or programming.
SE is recommended to be coupled to GND or Vcc and should not be toggled during reading or programming.
I/O Port : I/O 0 ~ I/O 7
The I/O pins are used to input command, address and data, and to output data during read operations. The I/O pins float to high-z
when the chip is deselected or when the outputs are disabled.
Write Protect(WP)
The WP pin provides inadvertent write/erase protection during power transitions. The internal high voltage generator is reset when
the WP pin is active low.
Ready/Busy(R/B)
The R/B output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is
in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the chip
is deselected or when outputs are disabled.
5
K9F2808U0M-YCB0, K9F2808U0M-YIB0FLASH MEMORY
ABSOLUTE MAXIMUM RATINGS
ParameterSymbolRatingUnit
Voltage on any pin relative to VSS
Temperature Under Bias
Storage TemperatureTSTG-65 to +150°C
NOTE :
1. Minimum DC voltage is -0.3V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <30ns.
Maximum DC voltage on input/output pins is VCC+0.3V which, during transitions, may overshoot to VCC+2.0V for periods <20ns.
2. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions
as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
K9F2808U0M-YCB0
K9F2808U0M-YIB0-40 to +125
RECOMMENDED OPERATING CONDITIONS
(Voltage reference to GND, K9F2808U0M-YCB0:TA=0 to 70°C, K9F2808U0M-YIB0:TA=-40 to 85°C)
ParameterSymbolMinTyp.MaxUnit
Supply VoltageVCC2.73.33.6V
Supply VoltageVSS000V
VIN-0.6 to + 4.6
VCC-0.6 to + 4.6
TBIAS
-10 to +125
V
°C
DC AND OPERATING CHARACTERISTICS(Recommended operating conditions otherwise noted.)
Output Leakage CurrentILOVOUT=0 to 3.6V--±10
Input High VoltageVIH-2.0-VCC+0.3
Input Low Voltage, All inputsVIL--0.3-0.8
Output High Voltage LevelVOHIOH=-400µA2.4-Output Low Voltage LevelVOLIOL=2.1mA--0.4
Output Low Current(R/B)IOL(R/B)VOL=0.4V810-mA
1. The K9F2808U0Mmay include invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid
blocks is presented with both cases of invalid blocks considered. Invalid blocks are defined as blocks that contain one or more bad bits. Do not try
to access these invalid blocks for program and erase.Refer to the attached technical notes for a appropriate management of invalid blocks.
2. The 1st block, which is placed on 00h block address, is guaranteed to be a valid block
AC TEST CONDITION
(K9F2808U0M-YCB0:TA=0 to 70°C, K9F2808U0M-YIB0:TA=-40 to 85°C, VCC=2.7V~3.6V unless otherwise noted)
ParameterValue
Input Pulse Levels0.4V to 2.4V
Input Rise and Fall Times
Input and Output Timing Levels1.5V
Output Load (3.0V +/-10%)1 TTL GATE and CL=50pF
Output Load (3.3V +/-10%)1 TTL GATE and CL=100pF
X Sequential Read & Data Output
X During Read(Busy)
H During Program(Busy)
XXXXXXH During Erase(Busy)
X
XXHXX
NOTE : 1. X can be VIL or VIH.
2. WP should be biased to CMOS high or CMOS low for standby.
3. When SE is high, spare area is deselected.
(1)
X
XXXXL Write Protect
0V/VCC
(2)
0V/VCC
(2)
Stand-by
Program/Erase Characteristics
ParameterSymbolMinTypMaxUnit
Program TimetPROG-200500µs
Number of Partial Program Cycles
in the Same Page
Main Array
Spare Array--3cycles
Nop
Block Erase TimetBERS-23ms
--2cycles
7
K9F2808U0M-YCB0, K9F2808U0M-YIB0FLASH MEMORY
AC Timing Characteristics for Command / Address / Data Input
ParameterSymbolMinMaxUnit
CLE Set-up TimetCLS0-ns
CLE Hold TimetCLH10-ns
CE Setup TimetCS0-ns
CE Hold TimetCH10-ns
WE Pulse WidthtWP25-ns
ALE Setup TimetALS0-ns
ALE Hold Time
Data Setup TimetDS20-ns
Data Hold TimetDH10-ns
Write Cycle TimetWC50-ns
WE High Hold Time
tALH10-
tWH15-ns
AC Characteristics for Operation
ParameterSymbolMinMaxUnit
Data Transfer from Cell to RegistertR-10
ALE to RE Delay( ID read )tAR1100-ns
ALE to RE Delay(Read cycle)tAR250-ns
CE to RE Delay( ID read)tCR100-ns
Ready to RE LowtRR20-ns
RE Pulse WidthtRP30-ns
WE High to BusytWB-100
Read Cycle TimetRC50-ns
RE Access TimetREA-35ns
RE High to Output Hi-ZtRHZ1530ns
CE High to Output Hi-Z
RE High Hold TimetREH15-ns
Output Hi-Z to RE LowtIR0-ns
Last RE High to Busy(at sequential read)tRB-100ns
CE High to Ready(in case of interception by CE at read)
CE High Hold Time(at the last serial read)
RE Low to Status OutputtRSTO-35ns
CE Low to Status OutputtCSTO-45ns
WE High to RE LowtWHR60-ns
RE access time(Read ID)tREADID-35ns
Device Resetting Time(Read/Program/Erase)tRST-5/10/500µs
NOTE :
1. The time to Ready depends on the value of the pull-up resistor tied R/B pin.
2. To break the sequential read cycle, CE must be held high for longer time than tCEH.
(2)
tCHZ-20ns
tCRYtCEH100-ns
50 +tr(R/B)
(1)
ns
µs
ns
ns
8
Loading...
+ 18 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.