CK408 (66/100/133/200 MHz)
spread spectrum differential system
clock generator
Product data
File under Integrated Circuits — ICL03
2001 Sep 07
Philips SemiconductorsProduct data
CK408 (66/100/133/200 MHz) spread spectrum
differential system clock generator
FEA TURES
•3.3 V operation
•Three differential CPU clock pairs
•Ten PCI clocks at 3.3 V
•Six 66 MHz clocks at 3.3 V
•Two 48 MHz clocks at 3.3 V
•One 14.318 MHz reference clock
•66,100, 133 or 200 MHz operation
•Power management control pins
•CPU clock skew less than 200 ps cycle-to-cycle
•CPU clock skew less than 150 ps pin-to-pin
•1.5 ns to 3.5 ns delay on PCI pins
•Spread Spectrum capability
DESCRIPTION
The PCK2023 is a clock synthesizer/driver for a Pentium IV and
other similar processors.
The PCK2023 has three differential pair CPU current source
outputs. There are ten PCI clock outputs running at 33 MHz and two
48 MHz clocks. There are six 3V66 outputs. Finally, there is one
3.3 V reference clock at 14.318 MHz. All clock outputs meet Intel’s
drive strength, rise/fall times, jitter, accuracy, and skew
requirements.
The part possesses a dedicated power-down input pin for power
management control. This input is synchronized on-chip and
ensures glitch-free output transitions.
PIN CONFIGURATION
XTAL_In
XTAL_Out
V
PCIF0
PCIF1
PCIF2
V
V
PCI0
PCI1
V
V
PCI4
PCI5
PCI6
V
V
66Buff0/3V66_2
66Buff1/3V66_3
66Buff2/3V66_4
66In/3V66_5
PWRDWN
VDDA
1
DD
2
3
4
SS
5
6
7
8
DD
9
SS
10
11
1245
13
14
DD
15
SS
16
17
1839
1938
DD
20
SS
21
22
23
24
2532
2631 V
2730 SCLKVSSA
2829Vtt_PwrgdSDATA
PCK2023
REF_0
56V
S0
55
CPU3
54
CPU3
53
52
CPU0
51
CPU0
50
V
DD
CPU1
49
48
CPU1
47
V
SS
46
V
DD
CPU2PCI2
44PCI3
CPU2
Mult0
43
42
IREF
V
Iref
41
SS
40
S2
USB 48 MHz
DOT 48 MHz
37
48 MHz
V
DD
36
V
48 MHz
SS
35
3V66_1/VCH
34
PCI_Stop
33
3V66_0
V
DD
SS
SW00695
ORDERING INFORMATION
PACKAGESTEMPERATURE RANGEORDER CODEDRAWING NUMBER
56-Pin Plastic SSOP0 to +70 °CPCK2023DLSOT371-1
56-Pin Plastic TSSOP0 to +70 °CPCK2023DGGSOT364-1
Intel and Pentium are registered trademarks of Intel Corporation.
2001 Sep 07853-2278 27052
2
Philips SemiconductorsProduct data
CK408 (66/100/133/200 MHz) spread
spectrum differential system clock generator
333V66_03.3 V 66 MHz clock output.
353V66_1/VCH3.3 V selectable through I2C to be 66 MHz or 48 MHz
2466In/3V66_566 MHz input to buffered 66Buff and PCI or 66 MHz clock from internal VCO.
21, 22, 2366Buff [2:0] / 3V66 [4:2]66 MHz buffered outputs from 66 input or 66 MHz clocks from internal VCO.
5, 6, 7
10, 11, 12, 13, 16, 17,
18
39USBFixed 48 MHz clock output.
38DOTFixed 48 MHz clock output.
40S2Special 3.3 V 3 level input for mode selection.
54, 55S1, S03.3 V LVTTL inputs for CPU frequency selection.
42I
43Mult03.3 V LVTTL input for selecting the current multiplier for the CPU outputs.
25PWRDWN3.3 V L VTTL input for PowerDown active low.
34PCI_Stop3.3 V LVTTL input for PCI_Stop active low.
53CPU_Stop3.3 V L VTTL input for CPU_Stop active low.
28Vtt_Pwrgd
29SDATAI2C compatible SDATA.
30SCLOCKI2C compatible SCLOCK.
1, 8, 14, 19, 32, 37, 46,
50
26VDDA3.3 V power supply for PLL.
4, 9, 15, 20, 31, 36, 41,
47
27VSSAGround for PLL.
CPU & CPU
[2:0]
PCIF
[2:0]
PCI
[6:0]
ref
V
DD
V
SS
Differential CPU clock outputs.
33 MHz clocks divided down from 66 input or divided down from 3V66.
PCI clock outputs divided down from 66 input or divided down from 3V66.
A precision resistor is attached to this pin which is connected to the internal current
reference.
3.3 V LVTTL input is a level sensitive strobe used to determine when S [2:0] and Mult0
inputs are valid and ok to be sampled (active low).
3.3 V power supply for outputs.
Ground for outputs.
PCK2023
2001 Sep 07
3
Philips SemiconductorsProduct data
CK408 (66/100/133/200 MHz) spread
spectrum differential system clock generator
Nominal test load for given configuration–12% of I
see Table above
66BUFF/
I
= 221.1%
ref
I
= 5.00 mA
ref
= 475.1%
ref
I
= 2.32 mA
ref
3V66
ref
66In/
3V66_5
PCIF/PCIREF 0USB/DOT
I
OH
IOH = 4*I
IOH = 6*I
ref
ref
See Table above
OH
See Table above
OH
VOH @ 50 W
1.0 V
0.7 V
See Table above
See Table above
+7% of I
+12% of I
3V66_1/
VCH
OH
OH
2001 Sep 07
5
Philips SemiconductorsProduct data
SYMBOL
PARAMETER
CONDITION
UNIT
SYMBOL
PARAMETER
CONDITIONS
UNIT
NOTES
CK408 (66/100/133/200 MHz) spread
PCK2023
spectrum differential system clock generator
ABSOLUTE MAXIMUM RATINGS
V
DD3
I
IK
V
I
I
OK
V
O
I
O
T
stg
P
tot
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “Recommended Operating Conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability .
2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
DC 3.3 V supply–0.5+4.6V
DC input diode currentVI < 0—–50mA
DC input voltageNote 2——V
DC output diode currentVO > VDD or VO < 0—±50mA
DC output voltageNote 2–0.5VDD + 0.5V
DC output source or sink currentVO = 0 to V
Storage temperature range–65+150°C
Power dissipation per package
plastic medium-shrink (SSOP)
DC OPERA TING CONDITIONS
V
DD3
AV
V
IH
V
IL
V
OL3
V
OH3
I
IL
f
ref
C
IN
C
XTAL
C
OUT
L
PIN
T
amb
NOTES:
1. Input leakage current does not include inputs with pull up or pull down resistors.
2. This is a recommendation, not an absolute requirement.
3. As seen by the crystal. Device is intended to be used with a 17–20 pF AT crystal.
DC 3.3 V supply voltage3.1353.465V
DC 3.3 V analog supply voltage3.1353.465V
DD
3.3 V input high voltage2.0VDD + 0.3V
3.3 V input high voltageVSS – 0.30.8V
3.3 V input low voltageIOL = 1.0 mA—0.4V
3.3 V input high voltageIOH = 1.0 mA2.4—V
Input leakage current0 < VIN < V
reference frequency , oscillator normal value14.3181814.31818MHz
Input pin capacitance—5pF2
Xtal pin capacitance13.522.5pF3
Output pin capacitance—6pF2
Pin inductance—7nH2
Operating ambient temperature range in free
air
1, 2
DD
For temperature range: –40 to +125°C
above +55°C derate linearly with 11.3 mW/K
DD
LIMITS
MINMAX
—±50mA
—850mW
LIMITS
MINMAX
–5+5µA1
0+70°C
2001 Sep 07
6
Philips SemiconductorsProduct data
TEST CONDITIONS
IOH48 MHz USB, VCH
y
mA
IOL48 MHz USB, VCH
y
mA
IOH48 MHz DOT
y
mA
IOL48 MHz DOT
y
mA
I
,,,
y
mA
I
,,,
y
mA
CK408 (66/100/133/200 MHz) spread
PCK2023
spectrum differential system clock generator
POWER MANAGEMENT
MAXIMUM 3.3 V SUPPLY CONSUMPTION
CONDITION
Power-down mode (PWRDWN = 0)25 mA @ I
MAXIMUM DISCRETE CAP LOADS, V
ALL STATIC INPUTS = V
46 mA @ I
= 2.32 mA
ref
= 5.0 mA
ref
DD3
Full active280 mA
CPU STOP FUNCTIONALITY
CPU_STOPCPUCPU3V6666BUFFPCIF/PCIUSB/DOT
1NormalNormal66 MHz66 input66 input/248 MHz
0I
*2Float66 MHz66 input66 input/248 MHz
ref
DC CHARACTERISTICS
SYMBOLPARAMETER
VDD (V)OTHERMINTYPMAX
3.135V
3.465V
3.135V
3.465V
3.135V
3.465V
3.135V
3.465V
REF, PCI, PCIF,
OH
3V66, 66BUFF
REF, PCI, PCIF,
OL
3V66, 66BUFF
V
±I
CPU/CPUVSS = 0.0
OL
±I
Input leakage current3.3650 < VIN < V
I
3-State output OFF-State
OZ
current
3.135V
3.465V
3.135V
3.465V
3.465
NOTE:
1. All clock outputs loaded with maximum lump capacitance test load specified in AC characteristics section.
= 1.0 V
OUT
= 3.135 V
OUT
= 1.95 V
OUT
= 0.4 V
OUT
= 1.0 V
OUT
= 3.135 V
OUT
= 1.95 V
OUT
= 0.4 V
OUT
= 1.0 V
OUT
= 3.135 V
OUT
= 1.95 V
OUT
= 0.4 V
OUT
RS = 33.2 Ω
RP= 49.9 Ω
V
=
OUT
V
or GND
DD
DD3
Type 3A
12–60 Ω
Type 3A
12–60 Ω
Type 3B
12–60 Ω
Type 3B
12–60 Ω
Type 5
12–55 Ω
Type 5
12–55 Ω
–29——
——–23
29——
——27
–29——
——–23
29——
——27
–33——
——–33
30——
——38
Type X10.0—0.05V
—–5—5µA
IO = 0——10µA
= 3.465 V
DDL
OR V
SS
LIMITS
T
= 0 to +70 °CUNIT
amb
2001 Sep 07
7
Philips SemiconductorsProduct data
CK408 (66/100/133/200 MHz) spread
spectrum differential system clock generator