5
4
3
MS-9161 Dual K8 1U Rackmount / Tower System
Revision : 1.0
2
1
D D
C C
B B
A A
Date : 3/3/2004
5
01 COVER
02 Block Diagram
03 CPU0_K8 DDR & HT1
04 CPU0_K8 HDT & MISC
05 CPU0_K8 HT0 & HT2
06 CPU0_K8 POWER & GND
07 CPU0 Register DDR DIMM1 & 2
08 CPU0 Register DDR DIMM3 & 4
09 CPU0 DIMM5 & 6
10 CPU0 DIMM7 & 8
11 CPU0 DDR Terminations
12 CPU1_K8 DDR & HT1
13 CPU1_K8 HDT & MISC
14 CPU1_K8 HT0 & HT2
15 CPU1_K8 POWER & GND
16 CPU1 DIMM9 & 10
17 CPU1 DIMM11 & 12
18 CPU1 DDR Terminations
19 Clock Synthesizer
20 GOLEM HT
21 GOLEM PCI-X BRIDGE
A
22 GOLEM PCI-X SLOT A
23 GOLEM PCI-X BRIDGE B
24 GOLEM PCI-X SLOT B
25 GOLEM POWER and DECOUPLING
26 LAN BCM5704(I)
27 LAN BCM5704(II)
POWER DEFINITIONM
VCORE_H0, VCORE_H1
H0_VDDA_2.5
H1_VDDA_2.5
+1.2V
+2.5VDIMM_H0, +2.5VDIMM_H1
+1.25VTT_H0, +1.25VTT_H1
+2.5V
+1.8V
+5VDUAL
+2.5VDUAL
+1.8VDUAL
+2.5VDU
+1.2VDU
SVCC18
VCC25_A For SCSI chip
+2.5VGA
VBAT
4
28 GbE CONN.
29 SCSI AIC-7901 (I)
30 SCSI AIC-7901 (II)
31 ZCR
32 THOR HT, LPC, MII, PCI, IDE
33 THOR AC97, USB, MISC
34 THOR POWER & STRIP
35 PCI32-1 & PCI32-2 SLOT
36 VGA ATI Rage XL
37 SATA Sil3114
38 LPC SIO & Flash ROM
39 USB Port & IDE Connector
40 COM, VGA, PRT, PS2 & Floppy
41 mBMC (PC87431)
42 BULK / Decopuling
43 H0 & H1 DDR POWER & HT POWER
44 GAL POWER SEQ.
45 Power & SSI Power Conn.
46 HW Monitor W83782D
47 Front Panel & FAN Control
48 K8 CPU H0 Core Power
49 K8 CPU H1 Core Power
50 HDT
51 Manul Part
52 Configuration Table
53 SMBUS diagram
CPU Voltage
For H0 CPU
For H1 CPU
HT Voltage
DDR Dimm Voltage
DIMM Termination
Normal 2.5V (S0)
Normal 1.8V (S0)
Dual-Voltage S0 ---- +5V ; S3 ---- +5VSB
Dual-Voltage S0 & S3 +3.3VDUAL
Dual-Voltage S0 & S3
Dual-Voltage S0 & S3
Dual-Voltage (For G-LAN) S0 & S3
Dual-Voltage (For G-LAN) S0 & S3
For SCSI chip
For ATI VGA Voltage
For Battrey Voltage
3
Title
<Title>
Size Document Number Rev
<Doc> <RevCode>
C
2
Date: Sheet of
1
1 53 Thursday, March 11, 2004
8
7
6
5
4
3
2
1
BLOCK DIAGRAM
D D
DDR Terminator
PAGE 9
16x16ncHyperTransport @ 1600MT/s
DDR Terminator
PAGE 15
Sledgehammer DP
( H1 ) ( H0 )
PAGE 10-13
128 bit
200 - 400 MHz
4 DDR DIMM
Registered
PAGE 14
8 DDR DIMM
Registered
PAGE 7,8
128 bit
200 - 266 MHz
Sledgehammer DP
LINK 0A
PAGE 3-6
LINK 0B
16x16 ncHyperTransport @ 1600MT/s
C C
PCI-X Slot
PCI-X Slot (ZCR)
PAGE 19 PAGE 19
64 bit
66/100/133 MHz
SCSI
AIC-7901X
CH-A
Golem
( 8131 )
Bridge A
PAGE 17,18,20,22
LINK 1
66/100/133 MHz
Bridge B
64 bit
PCI-X Slot
PAGE 21
64 bit
66/100/133 MHz
Broadcom GbE
BCM5704C
PAGE 23,24,25
CK408B Clk Gen.
PAGE 16
8x8 ncHyperTransport @ 400MT/s
IDE Pri mary
IDE Secondary
USB Port 1/2/3/4
B B
Front Panel
VRM
PAGE 42,43
PAGE 41
PAGE 33
PAGE 33
PAGE 33
EIDE ATA/133
USB 1.1
Flash ROM
PAGE 32
Keyboard
& Mouse
PAGE 34
Thor
( 8111 )
PAGE 26,27,28
W83627HF
LPC SIO
Floppy
PAGE 34
LPC
PAGE 32
Serial
(COM1,2)
PAGE 34
ATI RageXL
W83782D
HW Monitor
Parallel
(PRT)
PAGE 34
PCI Bus 32 bit / 33 MHz
VGA
PAGE 30
PAGE 28
CH-A CH-B CH-C CH-D
SATA
Sil3114
PAGE 31
PCI-32 Slot
PAGE 29
PCI-32 Slot
PAGE 29
A A
8
System Power
PAGE 39
7
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
BLOCK DIAGRAM
Size Document Number Rev
MS-9131
6
5
4
3
Date: Sheet of
2
2 53 Thursday, March 11, 2004
1
0A C
5
HT0 is for SH0 & Golem connection
+1.2V_VLDT
K10
VLDT_1(1)
J11
VLDT_1(2)
H10
C511
D D
H1L1_H0L1_CADOUT_H[15..0] 12
H1L1_H0L1_CADOUT_L[15..0] 12
H1L1_H0L1_CLKOUT_H1 12
C C
B B
A A
H1L1_H0L1_CLKOUT_L1 12
H1L1_H0L1_CLKOUT_H0 12
H1L1_H0L1_CLKOUT_L0 12
H1L1_H0L1_CTLOUT_H0 12
H1L1_H0L1_CTLOUT_L0 12
+1.2V_VLDT
0.22u/16V/X7R
+2.5VDIMM_H0 H0_VREF0_DDR
R106
100RST
R105
100RST
4.7u/35V-1206
H1L1_H0L1_CADOUT_H15
H1L1_H0L1_CADOUT_L15
H1L1_H0L1_CADOUT_H14
H1L1_H0L1_CADOUT_L14
H1L1_H0L1_CADOUT_H13
H1L1_H0L1_CADOUT_L13
H1L1_H0L1_CADOUT_H12
H1L1_H0L1_CADOUT_L12
H1L1_H0L1_CADOUT_H11
H1L1_H0L1_CADOUT_L11
H1L1_H0L1_CADOUT_H10
H1L1_H0L1_CADOUT_L10
H1L1_H0L1_CADOUT_H9
H1L1_H0L1_CADOUT_L9
H1L1_H0L1_CADOUT_H8
H1L1_H0L1_CADOUT_L8
H1L1_H0L1_CADOUT_H7
H1L1_H0L1_CADOUT_L7
H1L1_H0L1_CADOUT_H6
H1L1_H0L1_CADOUT_L6
H1L1_H0L1_CADOUT_H5
H1L1_H0L1_CADOUT_L5
H1L1_H0L1_CADOUT_H4
H1L1_H0L1_CADOUT_L4
H1L1_H0L1_CADOUT_H3
H1L1_H0L1_CADOUT_L3
H1L1_H0L1_CADOUT_H2
H1L1_H0L1_CADOUT_L2
H1L1_H0L1_CADOUT_H1
H1L1_H0L1_CADOUT_L1
H1L1_H0L1_CADOUT_H0
H1L1_H0L1_CADOUT_L0
TP3
TP5
C538
C470
C479
C505
1000P/50V/X7R
C331
0.1u
C324
0.1u
0.22u/16V/X7R
C325
1000P/50V/X7R
MEM_GPIO1 12,33
1000P/50V/X7R
FROM CPU TO DIMM
MEM_GPIO2 12,33
5
VLDT_1(3)
H8
VLDT_1(4)
K14
VLDT_1(5)
J15
VLDT_1(6)
K16
VLDT_1(7)
J16
VLDT_1(8)
J9
VLDT_1(9)
E14
L1_CADIN_H(15)
E13
L1_CADIN_L(15)
C15
L1_CADIN_H(14)
D15
L1_CADIN_L(14)
E16
L1_CADIN_H(13)
E15
L1_CADIN_L(13)
C17
L1_CADIN_H(12)
D17
L1_CADIN_L(12)
C19
L1_CADIN_H(11)
D19
L1_CADIN_L(11)
E20
L1_CADIN_H(10)
E19
L1_CADIN_L(10)
C21
L1_CADIN_H(9)
D21
L1_CADIN_L(9)
E22
L1_CADIN_H(8)
E21
L1_CADIN_L(8)
C14
L1_CADIN_H(7)
B14
L1_CADIN_L(7)
A16
L1_CADIN_H(6)
A15
L1_CADIN_L(6)
C16
L1_CADIN_H(5)
B16
L1_CADIN_L(5)
A18
L1_CADIN_H(4)
A17
L1_CADIN_L(4)
A20
L1_CADIN_H(3)
A19
L1_CADIN_L(3)
C20
L1_CADIN_H(2)
B20
L1_CADIN_L(2)
A22
L1_CADIN_H(1)
A21
L1_CADIN_L(1)
C22
L1_CADIN_H(0)
B22
L1_CADIN_L(0)
E18
L1_CLKIN_H(1)
E17
L1_CLKIN_L(1)
C18
L1_CLKIN_H(0)
B18
L1_CLKIN_L(0)
A14
L1_CTLIN_H(0)
A13
L1_CTLIN_L(0)
C13
L1_RSVD1
D13
L1_RSVD2
C390
1000P/50V/X7R
+2.5VDUAL
R139
X_1K
R147
100K
H0_MEMRESET1_L
+2.5VDUAL
R138
X_1K
R146
100K
C531
1000P/50V/X7R
U1E
SledgeHammer
C501
1000P/50V/X7R
U36
1
A
2
B
3 4
GND Y
SN74LVC1G08DCKR,SC-70
L1_CADOUT_H(15)
L1_CADOUT_L(15)
L1_CADOUT_H(14)
L1_CADOUT_L(14)
L1_CADOUT_H(13)
L1_CADOUT_L(13)
L1_CADOUT_H(12)
L1_CADOUT_L(12)
L1_CADOUT_H(11)
L1_CADOUT_L(11)
L1_CADOUT_H(10)
L1_CADOUT_L(10)
L1_CADOUT_H(9)
L1_CADOUT_L(9)
L1_CADOUT_H(8)
L1_CADOUT_L(8)
L1_CADOUT_H(7)
L1_CADOUT_L(7)
L1_CADOUT_H(6)
L1_CADOUT_L(6)
L1_CADOUT_H(5)
L1_CADOUT_L(5)
L1_CADOUT_H(4)
L1_CADOUT_L(4)
L1_CADOUT_H(3)
L1_CADOUT_L(3)
L1_CADOUT_H(2)
L1_CADOUT_L(2)
L1_CADOUT_H(1)
L1_CADOUT_L(1)
L1_CADOUT_H(0)
L1_CADOUT_L(0)
L1_CLKOUT_H(1)
L1_CLKOUT_L(1)
L1_CLKOUT_H(0)
L1_CLKOUT_L(0)
L1_CTLOUT_H(0)
L1_CTLOUT_L(0)
L1_RSVD3
L1_RSVD4
C546
4.7u/10V-0805
+2.5VDUAL
5
VCC
4
H0L1_H1L1_CADOUT_H15
D11
H0L1_H1L1_CADOUT_L15
C11
H0L1_H1L1_CADOUT_H14
E9
H0L1_H1L1_CADOUT_L14
E10
H0L1_H1L1_CADOUT_H13
D9
H0L1_H1L1_CADOUT_L13
C9
H0L1_H1L1_CADOUT_H12
E7
H0L1_H1L1_CADOUT_L12
E8
H0L1_H1L1_CADOUT_H11
E5
H0L1_H1L1_CADOUT_L11
E6
H0L1_H1L1_CADOUT_H10
D5
H0L1_H1L1_CADOUT_L10
C5
H0L1_H1L1_CADOUT_H9
E3
H0L1_H1L1_CADOUT_L9
E4
H0L1_H1L1_CADOUT_H8
D3
H0L1_H1L1_CADOUT_L8
C3
H0L1_H1L1_CADOUT_H7
A11
H0L1_H1L1_CADOUT_L7
A12
H0L1_H1L1_CADOUT_H6
B10
H0L1_H1L1_CADOUT_L6
C10
H0L1_H1L1_CADOUT_H5
A9
H0L1_H1L1_CADOUT_L5
A10
H0L1_H1L1_CADOUT_H4
B8
H0L1_H1L1_CADOUT_L4
C8
H0L1_H1L1_CADOUT_H3
B6
H0L1_H1L1_CADOUT_L3
C6
H0L1_H1L1_CADOUT_H2
A5
H0L1_H1L1_CADOUT_L2
A6
H0L1_H1L1_CADOUT_H1
B4
H0L1_H1L1_CADOUT_L1
C4
H0L1_H1L1_CADOUT_H0
A3
H0L1_H1L1_CADOUT_L0
A4
D7
C7
A7
A8
B12
C12
E11
E12
C604
100u/6.3V/X5R
U32
1
2
3 4
SN74LVC1G32DBVR
4
A
B
GND Y
3
H0_VTT_SENSE 43
+2.5VDIMM_H0
H0L1_H1L1_CADOUT_H[15..0] 12
H0L1_H1L1_CADOUT_L[15..0] 12
H0L1_H1L1_CLKOUT_H1 12
H0L1_H1L1_CLKOUT_L1 12
H0L1_H1L1_CLKOUT_H0 12
H0L1_H1L1_CLKOUT_L0 12
H0L1_H1L1_CTLOUT_H0 12
+1.25VTT_H0
C360
0.1u
modified on 1/30
H0L1_H1L1_CTLOUT_L0 12
C293
C353
0.1u
0.1u
H0_MEMRESET_L 7,8,9,10
C349
0.1u
TP7
TP6
+2.5VDUAL
5
VCC
3
H0_VREF0_DDR
H0_VREF0_DDR
H0_MD[127..64] 11
H0_MDQS35 11
H0_MDQS34 11
H0_MDQS33 11
H0_MDQS32 11
H0_MDQS31 11
H0_MDQS30 11
H0_MDQS29 11
H0_MDQS28 11
H0_MDQS27 11
H0_MDQS26 11
H0_MDQS25 11
H0_MDQS24 11
H0_MDQS23 11
H0_MDQS22 11
H0_MDQS21 11
H0_MDQS20 11
H0_MDQS19 11
H0_MDQS17 11
H0_MDQS16 11
H0_MDQS15 11
H0_MDQS14 11
H0_MDQS13 11
H0_MDQS12 11
H0_MDQS11 11
H0_MDQS10 11
H0_MDQS9 11
H0_MDQS8 11
H0_MDQS7 11
H0_MDQS6 11
H0_MDQS5 11
H0_MDQS4 11
H0_MDQS3 11
H0_MDQS2 11
H0_MDQS1 11
H0_MDQS0 11
+1.25VTT_H0
AC19
VTT1
AE19
VTT2
J19
AC18
AG24
AH25
AG26
AH27
AH24
AG27
AH29
AD26
AD27
AC26
AD28
AC27
AG25
AG28
AC28
AD29
H19
F20
G19
AE18
F21
AF18
AF19
AF17
AE16
F22
AF22
AF23
AF25
AJ26
AF26
AF28
AE29
AJ29
AE27
AA26
AA28
AB29
AA27
Y27
Y28
V28
U26
Y26
W27
V27
U27
P28
N29
M26
L28
P27
P26
M27
L27
K29
K27
H28
G29
L26
J28
H27
H26
F27
F26
D29
D27
G27
F28
E27
C27
C26
E25
D24
F23
E26
F25
E24
G23
R27
AF27
AB27
W29
N27
J27
E29
F24
R28
AF24
V26
M28
J26
E28
D25
U31
AJ25
AJ30
AA31
M30
H30
C30
B25
T31
AL25
AL29
AE31
Y29
M29
H29
C29
C25
VTT3
VTT4
VTT5
VTT6
VTT7
VTT8
VTT9
VTT10
VTT_SENSE
MEMZN
MEMZP
MEMVREF0
MEMVREF1
MEMDATA(127)
MEMDATA(126)
MEMDATA(125)
MEMDATA(124)
MEMDATA(123)
MEMDATA(122)
MEMDATA(121)
MEMDATA(120)
MEMDATA(119)
MEMDATA(118)
MEMDATA(117)
MEMDATA(116)
MEMDATA(115)
MEMDATA(114)
MEMDATA(113)
MEMDATA(112)
MEMDATA(111)
MEMDATA(110)
MEMDATA(109)
MEMDATA(108)
MEMDATA(107)
MEMDATA(106)
MEMDATA(105)
MEMDATA(104)
MEMDATA(103)
MEMDATA(102)
MEMDATA(101)
MEMDATA(100)
MEMDATA(99)
MEMDATA(98)
MEMDATA(97)
MEMDATA(96)
MEMDATA(95)
MEMDATA(94)
MEMDATA(93)
MEMDATA(92)
MEMDATA(91)
MEMDATA(90)
MEMDATA(89)
MEMDATA(88)
MEMDATA(87)
MEMDATA(86)
MEMDATA(85)
MEMDATA(84)
MEMDATA(83)
MEMDATA(82)
MEMDATA(81)
MEMDATA(80)
MEMDATA(79)
MEMDATA(78)
MEMDATA(77)
MEMDATA(76)
MEMDATA(75)
MEMDATA(74)
MEMDATA(73)
MEMDATA(72)
MEMDATA(71)
MEMDATA(70)
MEMDATA(69)
MEMDATA(68)
MEMDATA(67)
MEMDATA(66)
MEMDATA(65)
MEMDATA(64)
MEMDQS(35)
MEMDQS(34)
MEMDQS(33)
MEMDQS(32)
MEMDQS(31)
MEMDQS(30)
MEMDQS(29)
MEMDQS(28)
MEMDQS(27)
MEMDQS(26)
MEMDQS(25)
MEMDQS(24)
MEMDQS(23)
MEMDQS(22)
MEMDQS(21)
MEMDQS(20)
MEMDQS(19)
MEMDQS(18)
MEMDQS(17)
MEMDQS(16)
MEMDQS(15)
MEMDQS(14)
MEMDQS(13)
MEMDQS(12)
MEMDQS(11)
MEMDQS(10)
MEMDQS(9)
MEMDQS(8)
MEMDQS(7)
MEMDQS(6)
MEMDQS(5)
MEMDQS(4)
MEMDQS(3)
MEMDQS(2)
MEMDQS(1)
MEMDQS(0)
+1.25VTT_H0
R97
49.9RST
R119 42.2RST
R118 42.2RST
H0_MD127
H0_MD126
H0_MD125
H0_MD124
H0_MD123
H0_MD122
H0_MD121
H0_MD120
H0_MD119
H0_MD118
H0_MD117
H0_MD116
H0_MD115
H0_MD114
H0_MD113
H0_MD112
H0_MD111
H0_MD110
H0_MD109
H0_MD108
H0_MD107
H0_MD105
H0_MD104
H0_MD103
H0_MD102
H0_MD101
H0_MD100
H0_MD99
H0_MD98
H0_MD97
H0_MD96
H0_MD95
H0_MD94
H0_MD93
H0_MD92
H0_MD91
H0_MD90
H0_MD89
H0_MD88
H0_MD87
H0_MD86
H0_MD85
H0_MD84
H0_MD83
H0_MD82
H0_MD81 H0_MD17
H0_MD80
H0_MD79
H0_MD78
H0_MD77
H0_MD76
H0_MD75
H0_MD74
H0_MD73
H0_MD72
H0_MD71
H0_MD70
H0_MD69
H0_MD68
H0_MD67
H0_MD66
H0_MD65
H0_MD64
H0_MDQS35
H0_MDQS34
H0_MDQS33
H0_MDQS32
H0_MDQS31
H0_MDQS30
H0_MDQS29
H0_MDQS28
H0_MDQS27
H0_MDQS26
H0_MDQS25
H0_MDQS24
H0_MDQS23
H0_MDQS22
H0_MDQS21
H0_MDQS20
H0_MDQS19
H0_MDQS18
H0_MDQS17
H0_MDQS16
H0_MDQS15
H0_MDQS14
H0_MDQS13
H0_MDQS12
H0_MDQS11
H0_MDQS10
H0_MDQS9
H0_MDQS8
H0_MDQS7
H0_MDQS6
H0_MDQS5
H0_MDQS4
H0_MDQS3
H0_MDQS2
H0_MDQS1
H0_MDQS0
U1B
MEMCLK_UP_H(3)
MEMCLK_UP_L(3)
MEMCLK_UP_H(2)
MEMCLK_UP_L(2)
MEMCLK_UP_H(1)
MEMCLK_UP_L(1)
MEMCLK_UP_H(0)
MEMCLK_UP_L(0)
MEMCLK_LO_H(3)
MEMCLK_LO_L(3)
MEMCLK_LO_H(2)
MEMCLK_LO_L(2)
MEMCLK_LO_H(1)
MEMCLK_LO_L(1)
MEMCLK_LO_H(0)
MEMCLK_LO_L(0)
MEMCHECK(15)
MEMCHECK(14)
MEMCHECK(13)
MEMCHECK(12)
MEMCHECK(11)
MEMCHECK(10)
SledgeHammer
2
MEMCKE_UP
MEMCKE_LO
RSVD_MA(15)
RSVD_MA(14)
MEMADD(13)
MEMADD(12)
MEMADD(11)
MEMADD(10)
MEMADD(9)
MEMADD(8)
MEMADD(7)
MEMADD(6)
MEMADD(5)
MEMADD(4)
MEMADD(3)
MEMADD(2)
MEMADD(1)
MEMADD(0)
MEMDATA(63)
MEMDATA(62)
MEMDATA(61)
MEMDATA(60)
MEMDATA(59)
MEMDATA(58)
MEMDATA(57)
MEMDATA(56)
MEMDATA(55)
MEMDATA(54)
MEMDATA(53)
MEMDATA(52)
MEMDATA(51)
MEMDATA(50)
MEMDATA(49)
MEMDATA(48)
MEMDATA(47)
MEMDATA(46)
MEMDATA(45)
MEMDATA(44)
MEMDATA(43)
MEMDATA(42)
MEMDATA(41)
MEMDATA(40)
MEMDATA(39)
MEMDATA(38)
MEMDATA(37)
MEMDATA(36)
MEMDATA(35)
MEMDATA(34)
MEMDATA(33)
MEMDATA(32)
MEMDATA(31)
MEMDATA(30)
MEMDATA(29)
MEMDATA(28)
MEMDATA(27)
MEMDATA(26)
MEMDATA(25)
MEMDATA(24)
MEMDATA(23)
MEMDATA(22)
MEMDATA(21)
MEMDATA(20)
MEMDATA(19)
MEMDATA(18)
MEMDATA(17)
MEMDATA(16)
MEMDATA(15)
MEMDATA(14)
MEMDATA(13)
MEMDATA(12)
MEMDATA(11)
MEMDATA(10)
MEMDATA(9)
MEMDATA(8)
MEMDATA(7)
MEMDATA(6)
MEMDATA(5)
MEMDATA(4)
MEMDATA(3)
MEMDATA(2)
MEMDATA(1)
MEMDATA(0)
MEMRESET_L
MEMBANK(1)
MEMBANK(0)
MEMRAS_L
MEMCAS_L
MEMWE_L
MEMCHECK(9)
MEMCHECK(8)
MEMCHECK(7)
MEMCHECK(6)
MEMCHECK(5)
MEMCHECK(4)
MEMCHECK(3)
MEMCHECK(2)
MEMCHECK(1)
MEMCHECK(0)
MEMCS_L(7)
MEMCS_L(6)
MEMCS_L(5)
MEMCS_L(4)
MEMCS_L(3)
MEMCS_L(2)
MEMCS_L(1)
MEMCS_L(0)
2
H0_MEMCLK_H6
G20
H0_MEMCLK_L6
G21
H0_MEMCLK_H4
AE21
H0_MEMCLK_L4
AE20
H0_MEMCLK_H2
L24
H0_MEMCLK_L2
L25
H0_MEMCLK_H0
R23
H0_MEMCLK_L0
T23
H0_MEMCLK_H7
H23
H0_MEMCLK_L7
J23
H0_MEMCLK_H5
AD21
H0_MEMCLK_L5
AD20
H0_MEMCLK_H3
Y23
H0_MEMCLK_L3
AA23
H0_MEMCLK_H1
U25
H0_MEMCLK_L1
U24
H0_MCKEUP
H24
H0_MCKELO
H25
V23
M23
H0_MAA13
AE23
H0_MAA12
J24
H0_MAA11
J25
H0_MAA10
V24
H0_MAA9
K23
H0_MAA8
L23
H0_MAA7
K25
H0_MAA6
M25
H0_MAA5
M24
H0_MAA4
N25
H0_MAA3
N23
H0_MAA2
P23
H0_MAA1
T25
H0_MAA0
V25
H0_MD63
AJ24
H0_MD62
AK25
H0_MD61
AK27
H0_MD60
AJ27
H0_MD59
AL24
H0_MD58
AK24
H0_MD57
AL26
H0_MD56
AL27
H0_MD55
AJ28
H0_MD54
AK30
H0_MD53
AJ31
H0_MD52
AG29
H0_MD51
AL28
H0_MD50
AK28
H0_MD49
AH31
H0_MD48
AG30
H0_MD47
AG31
H0_MD46
AF30
H0_MD45
AD31
H0_MD44
AC30
H0_MD43
AF29
H0_MD42 H0_MD106
AF31
H0_MD41
AD30
H0_MD40
AC29
H0_MD39
AB31
H0_MD38
AA29
H0_MD37
Y31
H0_MD36
W31
H0_MD35
AC31
H0_MD34
AA30
H0_MD33
Y30
H0_MD32
V29
H0_MD31
P31
H0_MD30
M31
H0_MD29
L30
H0_MD28
L29
H0_MD27
P29
H0_MD26
N31
H0_MD25
L31
H0_MD24
K31
H0_MD23
J30
H0_MD22
J29
H0_MD21
G31
H0_MD20
F29
H0_MD19
J31
H0_MD18
H31
F31
H0_MD16
F30
H0_MD15
D31
H0_MD14
C31
H0_MD13
B30
H0_MD12
C28
H0_MD11
E31
H0_MD10
E30
H0_MD9
A29
H0_MD8
B28
H0_MD7
B27
H0_MD6
A26
H0_MD5
C24
H0_MD4
A24
H0_MD3
A28
H0_MD2
A27
H0_MD1
A25
H0_MD0
B24
H0_MEMRESET1_L
G25
W25
W23
H0_-MSRASA
Y25
H0_-MSCASA
AA25
Y24
H0_MEMCHECK15
U28
H0_MEMCHECK14
T29
H0_MEMCHECK13
P24
H0_MEMCHECK12
P25
H0_MEMCHECK11
T27
H0_MEMCHECK10
R26
H0_MEMCHECK9
R25
H0_MEMCHECK8
R24
H0_MEMCHECK7
V30
H0_MEMCHECK6
U29
H0_MEMCHECK5
R30
H0_MEMCHECK4
P30
H0_MEMCHECK3
V31
H0_MEMCHECK2
U30
H0_MEMCHECK1
R29
H0_MEMCHECK0
R31
H0_-MCS7
AD23
H0_-MCS6
AE25
H0_-MCS5
AD24
H0_-MCS4
AD25
H0_-MCS3
AC24
H0_-MCS2
AC25
H0_-MCS1
AB25
H0_-MCS0
AA24
H0_MEMCLK_H6 10
H0_MEMCLK_L6 10
H0_MEMCLK_H4 9
H0_MEMCLK_L4 9
H0_MEMCLK_H2 8
H0_MEMCLK_L2 8
H0_MEMCLK_H0 7
H0_MEMCLK_L0 7
H0_MEMCLK_H7 10
H0_MEMCLK_L7 10
H0_MEMCLK_H5 9
H0_MEMCLK_L5 9
H0_MEMCLK_H3 8
H0_MEMCLK_L3 8
H0_MEMCLK_H1 7
H0_MEMCLK_L1 7
H0_MCKEUP 11
H0_MCKELO 11
H0_MAA13 11
H0_MAA12 11
H0_MAA11 11
H0_MAA10 11
H0_MAA9 11
H0_MAA8 11
H0_MAA7 11
H0_MAA6 11
H0_MAA5 11
H0_MAA4 11
H0_MAA3 11
H0_MAA2 11
H0_MAA1 11
H0_MAA0 11
H0_MD[63..0] 11
H0_MEMBAKA1 11
H0_MEMBAKA0 11
H0_-MSRASA 11
H0_-MSCASA 11
H0_-MSWEA 11
H0_MEMCHECK15 11
H0_MEMCHECK14 11
H0_MEMCHECK13 11
H0_MEMCHECK12 11
H0_MEMCHECK11 11
H0_MEMCHECK10 11
H0_MEMCHECK9 11
H0_MEMCHECK8 11 H0_MDQS18 11
H0_MEMCHECK7 11
H0_MEMCHECK6 11
H0_MEMCHECK5 11
H0_MEMCHECK4 11
H0_MEMCHECK3 11
H0_MEMCHECK2 11
H0_MEMCHECK1 11
H0_MEMCHECK0 11
H0_-MCS7 11
H0_-MCS6 11
H0_-MCS5 11
H0_-MCS4 11
H0_-MCS3 11
H0_-MCS2 11
H0_-MCS1 11
H0_-MCS0 11
1
H0_MEMCLK_H7
H0_MEMCLK_L7
H0_MEMCLK_H6
H0_MEMCLK_L6
H0_MEMCLK_H5
H0_MEMCLK_L5
H0_MEMCLK_H4
H0_MEMCLK_L4
H0_MEMCLK_H3
H0_MEMCLK_L3
H0_MEMCLK_H2
H0_MEMCLK_L2
H0_MEMCLK_H1
H0_MEMCLK_L1
H0_MEMCLK_H0
H0_MEMCLK_L0
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
CPU0_K8 DDR & HT
Size Document Number Rev
MS-9131
Date: Sheet of
1
R92
120RST
R95
120RST
R93
120RST
R94
120RST
R580
120RST
R581
120RST
R585
120RST
R586
120RST
C1156
27P/50V/NPO
C1157
27P/50V/NPO
C1158
27P/50V/NPO
C1159
27P/50V/NPO
C1160
47P/50V/NPO
C1161
47P/50V/NPO
C1162
47P/50V/NPO
C1163
47P/50V/NPO
3 53 Tuesday, April 13, 2004
0A C
5
4
3
2
1
LAYOUT:
Route VDDA trace approx. 50 mils wide
(use 2x25 mil traces to exit ball) and
D D
C C
B B
A A
500 mils long.
Routed differentially
with a 20/5/5/5/20.
VERY CLOSE TO CPU
CLKIN0_H
R604
169RST
CLKIN0_L
+1.2V_VLDT
H0_COREFB_H 48
H0_COREFB_L 48
CPUCLK0_H 19
CPUCLK0_L 19
H0_DBREQ_L 50
H0_SCANCLK1 50
H0_SCANCLK2 50
H0_SCANEN 50
H0_SSENA 50
H0_SSENB 50
RESET_CPU0_L 13,32
HTSTOP_CPU0_L 32
+2.5VDIMM_H0
+2.5VPLL
TMS 13,50
TCK 13,50
TRST_L 13,50
H0_TDI 50
PG_CPU0 44
R135 82
FB9 180nH/1210
R172 43.2RST
R173 43.2RST
C387
C391
H0_NC_T3
H0_NC_T4
H0_NC_AF13
H0_NC_AE14
H0_VDDA_2.5
3900P/50V/X7R
3900P/50V/X7R
H0_NC_G14
H0_NC_H14
CLKIN0_H
CLKIN0_L
G16
H16
G14
H14
AE6
AE7
AD7
AF7
AE10
AE11
AF11
AE13
AE12
AF13
AF15
AE14
G12
F12
AG1
AH2
AJ2
AA6
AC6
C1
D2
C2
E1
D1
L7
L6
K7
J7
T3
T4
L8
K8
J6
H9
N6
VDDA1
VDDA2
VDDA3
L0_REF1
L0_REF0
COREFB_H
COREFB_L
CORESENSE_H
CLKIN_H
CLKIN_L
BYPASSCLK_H
BYPASSCLK_L
TMS
TCK
TRST_L
TDI
DBREQ_L
SCANCLK1
SCANCLK2
SCANEN
SCANSHIFTEN
SCANSHIFTENB
SCANIN_H
SCANIN_L
SINGLECHAIN
PLLCHRZ_H
PLLCHRZ_L
DCLKTWO
BURNIN_L
RESET_L
LDTSTOP_L
PWROK
FREE7
FREE11
FREE15
FREE12
FREE21
FREE1
FREE3
U1C
RSVD_SMBUSC
RSVD_SMBUSD
SledgeHammer
THERMTRIP_L
THERMDA
THERMDC
VID(4)
VID(3)
VID(2)
VID(1)
VID(0)
BP(3)
BP(2)
BP(1)
BP(0)
FBCLKOUT_H
FBCLKOUT_L
TDO
DBRDY
SCANOUT_H
SCANOUT_L
TSTOUT
ANALOG3
ANALOG2
ANALOG1
ANALOG0
AE15
AJ1
AH1
G9
F9
G10
H11
G11
H13
G6
F7
H12
H0_FBCLKOUT_H
G18
H18
H0_FBCLKOUT_L
AE8
H0_DBRDY H0_DBREQ_L
G8
V5
U5
H7
U1_T7
T7
U1_W6
W6
U1_R6
R6
U1_U6
U6
AF9
AE9
THERMTRIP_CPU0_L 33
THERMDA_CPU1 38
VTIN_GND 13,38
H0_VID4 38,48
H0_VID3 38,48
H0_VID2 38,48
H0_VID1 38,48
H0_VID0 38,48
H0_BP3 50
H0_BP2 50
H0_BP1 50
H0_BP0 50
This termination
resistor should
R112
be placed as
80.6RST
close to
Processor as
possible.
H0_TDO 50
modified on 1/30
H0_DBRDY 50
U1_R6
U1_U6
U1_T7
U1_W6
510_8P4R
Routed differentially.
LAYOUT:
Route FBCLKOUT_H/L differentially
with 20/5/5/5/20 for 1.5" to escape the BGA.
RN119
1 2
3 4
5 6
7 8
H0_VDDA_2.5
C548
4.7u/6.3V/X5R-0805
STRAPPINGS
H0_NC_G14
H0_NC_AE14
H0_NC_AF13
H0_SCANEN
H0_SCANCLK1
H0_BP0
H0_SSENA
H0_SSENB
H0_SCANCLK2
H0_NC_H14
H0_BP1
H0_NC_T4
H0_NC_T3
C545
C527
3300p/50V/X7R
1000P/50V/X7R
R117 820
modified on 3/12
RN118
680_8P4R
RN124
680_8P4R
R116 820
R169 680
+1.2V_VLDT
R170 49.9RST
R168
49.9RST
C542
0.22u/16V
+2.5VDIMM_H0
7 8
5 6
3 4
1 2
1 2
3 4
5 6
7 8
C547
100u/6.3V/X5R
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
CPU0_K8 HDT & MISC
Size Document Number Rev
MS-9131
5
4
3
2
Date: Sheet of
4 53 Thursday, March 25, 2004
1
0A B
5
4
3
2
1
+1.2V_VLDT
N7
VLDT_0(1)
R7
VLDT_0(2)
U7
VLDT_0(3)
C605
D D
G0L0_H0L0_CADOUT_L[15..0] 20
C C
G0L0_H0L0_CLKOUT_H1 20
G0L0_H0L0_CLKOUT_L1 20
G0L0_H0L0_CLKOUT_H0 20
G0L0_H0L0_CLKOUT_L0 20
G0L0_H0L0_CTLOUT_H0 20 H0L0_G0L0_CTLOUT_H0 20
G0L0_H0L0_CTLOUT_L0 20
B B
100u/6.3V/X5R
G0L0_H0L0_CADOUT_H15
G0L0_H0L0_CADOUT_L15
G0L0_H0L0_CADOUT_H14
G0L0_H0L0_CADOUT_L14
G0L0_H0L0_CADOUT_H13
G0L0_H0L0_CADOUT_L13
G0L0_H0L0_CADOUT_H12
G0L0_H0L0_CADOUT_L12
G0L0_H0L0_CADOUT_H11
G0L0_H0L0_CADOUT_L11
G0L0_H0L0_CADOUT_H10
G0L0_H0L0_CADOUT_L10
G0L0_H0L0_CADOUT_H9
G0L0_H0L0_CADOUT_L9
G0L0_H0L0_CADOUT_H8
G0L0_H0L0_CADOUT_L8
G0L0_H0L0_CADOUT_H7
G0L0_H0L0_CADOUT_L7
G0L0_H0L0_CADOUT_H6
G0L0_H0L0_CADOUT_L6
G0L0_H0L0_CADOUT_H5
G0L0_H0L0_CADOUT_L5
G0L0_H0L0_CADOUT_H4
G0L0_H0L0_CADOUT_L4
G0L0_H0L0_CADOUT_H3
G0L0_H0L0_CADOUT_L3
G0L0_H0L0_CADOUT_H2
G0L0_H0L0_CADOUT_L2
G0L0_H0L0_CADOUT_H1
G0L0_H0L0_CADOUT_L1
G0L0_H0L0_CADOUT_H0
G0L0_H0L0_CADOUT_L0
W7
VLDT_0(4)
M8
VLDT_0(5)
P8
VLDT_0(6)
AA7
VLDT_0(7)
V8
VLDT_0(8)
Y8
VLDT_0(9)
R5
L0_CADIN_H(15)
T5
L0_CADIN_L(15)
P3
L0_CADIN_H(14)
P4
L0_CADIN_L(14)
N5
L0_CADIN_H(13)
P5
L0_CADIN_L(13)
M3
L0_CADIN_H(12)
M4
L0_CADIN_L(12)
K3
L0_CADIN_H(11)
K4
L0_CADIN_L(11)
J5
L0_CADIN_H(10)
K5
L0_CADIN_L(10)
H3
L0_CADIN_H(9)
H4
L0_CADIN_L(9)
G5
L0_CADIN_H(8)
H5
L0_CADIN_L(8)
R3
L0_CADIN_H(7)
R2
L0_CADIN_L(7)
N1
L0_CADIN_H(6)
P1
L0_CADIN_L(6)
N3
L0_CADIN_H(5)
N2
L0_CADIN_L(5)
L1
L0_CADIN_H(4)
M1
L0_CADIN_L(4)
J1
L0_CADIN_H(3)
K1
L0_CADIN_L(3)
J3
L0_CADIN_H(2)
J2
L0_CADIN_L(2)
G1
L0_CADIN_H(1)
H1
L0_CADIN_L(1)
G3
L0_CADIN_H(0)
G2
L0_CADIN_L(0)
L5
L0_CLKIN_H(1)
M5
L0_CLKIN_L(1)
L3
L0_CLKIN_H(0)
L2
L0_CLKIN_L(0)
R1
L0_CTLIN_H(0)
T1
L0_CTLIN_L(0)
U1A
SledgeHammer
L0_CADOUT_H(15)
L0_CADOUT_L(15)
L0_CADOUT_H(14)
L0_CADOUT_L(14)
L0_CADOUT_H(13)
L0_CADOUT_L(13)
L0_CADOUT_H(12)
L0_CADOUT_L(12)
L0_CADOUT_H(11)
L0_CADOUT_L(11)
L0_CADOUT_H(10)
L0_CADOUT_L(10)
L0_CADOUT_H(9)
L0_CADOUT_L(9)
L0_CADOUT_H(8)
L0_CADOUT_L(8)
L0_CADOUT_H(7)
L0_CADOUT_L(7)
L0_CADOUT_H(6)
L0_CADOUT_L(6)
L0_CADOUT_H(5)
L0_CADOUT_L(5)
L0_CADOUT_H(4)
L0_CADOUT_L(4)
L0_CADOUT_H(3)
L0_CADOUT_L(3)
L0_CADOUT_H(2)
L0_CADOUT_L(2)
L0_CADOUT_H(1)
L0_CADOUT_L(1)
L0_CADOUT_H(0)
L0_CADOUT_L(0)
L0_CLKOUT_H(1)
L0_CLKOUT_L(1)
L0_CLKOUT_H(0)
L0_CLKOUT_L(0)
L0_CTLOUT_H(0)
L0_CTLOUT_L(0)
V4
H0L0_G0L0_CADOUT_H15
H0L0_G0L0_CADOUT_L15
V3
Y5
H0L0_G0L0_CADOUT_H14
H0L0_G0L0_CADOUT_L14
W5
H0L0_G0L0_CADOUT_H13
Y4
Y3
H0L0_G0L0_CADOUT_L13
H0L0_G0L0_CADOUT_H12
AB5
AA5
H0L0_G0L0_CADOUT_L12
H0L0_G0L0_CADOUT_H11
AD5
H0L0_G0L0_CADOUT_L11
AC5
AD4
H0L0_G0L0_CADOUT_H10
H0L0_G0L0_CADOUT_L10
AD3
AF5
H0L0_G0L0_CADOUT_H9
H0L0_G0L0_CADOUT_L9
AE5
H0L0_G0L0_CADOUT_H8
AF4
AF3
H0L0_G0L0_CADOUT_L8
H0L0_G0L0_CADOUT_H7
V1
U1
H0L0_G0L0_CADOUT_L7
H0L0_G0L0_CADOUT_H6
W2
H0L0_G0L0_CADOUT_L6
W3
Y1
H0L0_G0L0_CADOUT_H5
H0L0_G0L0_CADOUT_L5
W1
AA2
H0L0_G0L0_CADOUT_H4
H0L0_G0L0_CADOUT_L4
AA3
H0L0_G0L0_CADOUT_H3
AC2
AC3
H0L0_G0L0_CADOUT_L3
H0L0_G0L0_CADOUT_H2
AD1
AC1
H0L0_G0L0_CADOUT_L2
H0L0_G0L0_CADOUT_H1
AE2
H0L0_G0L0_CADOUT_L1
AE3
AF1
H0L0_G0L0_CADOUT_H0
H0L0_G0L0_CADOUT_L0
AE1
AB4
AB3
AB1
AA1
U2
U3
H0L0_G0L0_CADOUT_H[15..0] 20 G0L0_H0L0_CADOUT_H[15..0] 20
H0L0_G0L0_CADOUT_L[15..0] 20
H0L0_G0L0_CLKOUT_H1 20
H0L0_G0L0_CLKOUT_L1 20
H0L0_G0L0_CLKOUT_H0 20
H0L0_G0L0_CLKOUT_L0 20
H0L0_G0L0_CTLOUT_L0 20
C150
4.7u/35V-1206
+1.2V_VLDT
AB10
AC11
AD10
AD8
AB14
AC15
AB16
AC16
AC9
AG11
AG12
AJ10
AH10
AG9
AG10
AJ8
AH8
AJ6
AH6
AG5
AG6
AJ4
AH4
AG3
AG4
AJ11
AK11
AL9
AL10
AJ9
AK9
AL7
AL8
AL5
AL6
AJ5
AK5
AL3
AL4
AJ3
AK3
AG7
AG8
AJ7
AK7
AL11
AL12
AJ12
AH12
VLDT_2(1)
VLDT_2(2)
VLDT_2(3)
VLDT_2(4)
VLDT_2(5)
VLDT_2(6)
VLDT_2(7)
VLDT_2(8)
VLDT_2(9)
L2_CADIN_H(15)
L2_CADIN_L(15)
L2_CADIN_H(14)
L2_CADIN_L(14)
L2_CADIN_H(13)
L2_CADIN_L(13)
L2_CADIN_H(12)
L2_CADIN_L(12)
L2_CADIN_H(11)
L2_CADIN_L(11)
L2_CADIN_H(10)
L2_CADIN_L(10)
L2_CADIN_H(9)
L2_CADIN_L(9)
L2_CADIN_H(8)
L2_CADIN_L(8)
L2_CADIN_H(7)
L2_CADIN_L(7)
L2_CADIN_H(6)
L2_CADIN_L(6)
L2_CADIN_H(5)
L2_CADIN_L(5)
L2_CADIN_H(4)
L2_CADIN_L(4)
L2_CADIN_H(3)
L2_CADIN_L(3)
L2_CADIN_H(2)
L2_CADIN_L(2)
L2_CADIN_H(1)
L2_CADIN_L(1)
L2_CADIN_H(0)
L2_CADIN_L(0)
L2_CLKIN_H(1)
L2_CLKIN_L(1)
L2_CLKIN_H(0)
L2_CLKIN_L(0)
L2_CTLIN_H(0)
L2_CTLIN_L(0)
L2_RSVD1
L2_RSVD2
SledgeHammer
U1F
L2_CADOUT_H(15)
L2_CADOUT_L(15)
L2_CADOUT_H(14)
L2_CADOUT_L(14)
L2_CADOUT_H(13)
L2_CADOUT_L(13)
L2_CADOUT_H(12)
L2_CADOUT_L(12)
L2_CADOUT_H(11)
L2_CADOUT_L(11)
L2_CADOUT_H(10)
L2_CADOUT_L(10)
L2_CADOUT_H(9)
L2_CADOUT_L(9)
L2_CADOUT_H(8)
L2_CADOUT_L(8)
L2_CADOUT_H(7)
L2_CADOUT_L(7)
L2_CADOUT_H(6)
L2_CADOUT_L(6)
L2_CADOUT_H(5)
L2_CADOUT_L(5)
L2_CADOUT_H(4)
L2_CADOUT_L(4)
L2_CADOUT_H(3)
L2_CADOUT_L(3)
L2_CADOUT_H(2)
L2_CADOUT_L(2)
L2_CADOUT_H(1)
L2_CADOUT_L(1)
L2_CADOUT_H(0)
L2_CADOUT_L(0)
L2_CLKOUT_H(1)
L2_CLKOUT_L(1)
L2_CLKOUT_H(0)
L2_CLKOUT_L(0)
L2_CTLOUT_H(0)
L2_CTLOUT_L(0)
L2_RSVD3
L2_RSVD4
AH14
AJ14
AG16
AG15
AH16
AJ16
AG18
AG17
AG20
AG19
AH20
AJ20
AG22
AG21
AH22
AJ22
AL14
AL13
AK15
AJ15
AL16
AL15
AK17
AJ17
AK19
AJ19
AL20
AL19
AK21
AJ21
AL22
AL21
AH18
AJ18
AL18
AL17
AK13
AJ13
AG13
AG14
A A
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
CPU0 HT0&HT2
Size Document Number Rev
MS-9131
5
4
3
2
Date: Sheet of
5 53 Thursday, March 25, 2004
1
0A B
5
4
EMI
LAYOUT:
Place 1 capacitor every 1-1.5" along VDD_CORE perimiter.
3
2
1
LAYOUT: Place solder side of processor.
D D
LAYOUT:
LAYOUT: Place clolse to socket.
Place 1000pF capacitors between VRM & CPU.
C C
B B
A A
L19
W21
AA21
J21
M22
P22
T22
V22
Y22
AB22
AJ23
AA19
C23
E23
K26
T26
AE28
G26
N26
W26
AE26
AG23
K20
D28
K28
T28
AB28
AH28
AH26
G28
N28
W28
AB26
AB20
L21
N21
R21
U21
H22
D26
K22
A23
U23
AL23
AC21
AD22
AB23
AC23
AF20V6AD12H2AA4
T18
V18
Y18
K12
F19
N19
R19
U19
W19
D20
AE4
M20
P20
T20
V20
Y20
AK20
B21
AH21
AK4B5AH5K6P6T8AB6
AF6M2F6D8G7
AB8
AK8B9K18L9N9R9T2U9W9
AA9
AB18
AH9
W13
M10
P10
T10
V10Y2Y10
AB12
AF10
F11
L11
N11
R11
U11
W11
AA11
AD2
D12
M12
P12
T12
V12
Y12
AC13
AK12
B13
L13D4N13
R13
U13
AA13
AH13
J13
M14
P14
T14J4V14
Y14
AD14
AF14
F15
L15
N15
R15
U15
W15N4AA15
D16
F18
M16
P16
T16
V16
Y16
AD16
AK16U4B17
L17
N17
R17
U17
W17
AA17
AH17
M18
P18
VDD1
VDD2
VDD3
VDD4
VDD5
VDD7
VDD8
VDD9
VDD10
VDD11
VDD12
VDD13
VDD14
VDD15
VDD16
VDD17
VDD18
VDD19
VDD20
VDD21
VDD22
VDD23
VDD24
VDD25
VDD26
VDD27
VDD28
VDD29
VDD30
VDD31
VDD32
VDD33
VDD34
VDD35
VDD36
VDD37
VDD38
VDD39
VDD40
VDD41
VDD42
VDD43
VDD44
VDD45
VDD46
VDD47
VDD48
VDD49
VDD50
VDD51
VDD52
VDD53
VDD54
VDD55
VDD56
VDD57
VDD58
VDD59
VDD60
VDD61
VDD62
VDD63
VDD64
VDD65
VDD66
VDD67
VDD68
VDD69
VDD70
VDD71
VDD72
VDD73
VDD74
VDD75
VDD76
VDD77
VDD78
VDD79
VDD80
VDD81
VDD82
VDD83
VDD84
VDD85
VDD86
VDD87
VDD88
VDD89
VDD90
VDD91
VDD92
VDD93
VDD94
VDD95
VDD96
VDD97
VDD98
VDDIO1
VDDIO2
VDDIO3
VDDIO4
VDDIO5
VDDIO6
VDDIO7
VDDIO8
VDDIO9
VDDIO10
VDDIO11
VDDIO12
VDDIO13
VDDIO14
VDDIO15
VDDIO16
VDDIO17
VDDIO18
VDDIO19
VDDIO20
VDDIO21
VDDIO22
VDDIO23
VDDIO24
VDDIO25
VDDIO26
VDDIO27
VDDIO28
VDDIO29
VDDIO30
VDDIO31
VDDIO32
VDDIO33
VDDIO34
VDDIO35
VDDIO36
VDDIO37
VDDIO38
VDDIO40
VDDIO41
VDDIO42
VDDIO43
VDDIO44
VDDIO45
VDDIO47
VSS6
VSS7
VSS8
VSS9
VSS10
VSS11
VSS12
VSS92
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
VSS19
VSS20
VSS21
VSS93
VSS22
VSS23
VSS24
VSS25
VSS26
VSS27
VSS28
VSS29
VSS30
VSS94
VSS31
VSS32
VSS33
VSS34
F17
P19
N30F1F2K2P2
T13V2AB2
AF2
AK2B3AH3G4L4R4V13W4AC4F5D6H6M7
AB7Y6AD6
J17
AK6B7F14P7V7Y7M6
VSS35
VSS36
VSS37
Y13N8R8U8W8
VSS95
VSS38
VSS39
VSS40
VSS41
VSS42
VSS43
AA8
AF8F8G17K9AB13M9P9
VDDIO48
VSS44
VSS45
VSS46
VSS96
VDDIOFB_H
VSS47
VDDIOFB_L
VDDIO_SENSE
VSS48
T9
VSS49
AC22Y9AB9
VDD117
VDD118
VSS50
VDD119
VSS51
VSS52
VSS53
VSS54
VSS55
VSS97
VSS56
VSS57
VSS58
VSS59
VSS60
VSS61
VSS62
VSS63
VSS64
VSS98
VSS65
VSS66
VSS67
VSS68
VSS69
VSS70
VSS71
VSS99
VSS72
VSS82
VSS83
VSS84
VSS85
VSS86
VSS87
VSS88
VSS89
VSS101
VSS90
VSS73
VSS74
VSS75
VSS76
VSS77
VSS78
VSS79
VSS80
VSS100
VSS81
VSS102
VSS103
VSS104
VSS105
VSS106
VSS107
VSS108
VSS109
VSS182
VSS110
VSS111
VSS112
VSS113
VSS114
VSS115
VSS116
VSS117
VSS183
VSS118
VSS119
VSS120
VSS121
VSS122
VSS123
VSS124
VSS125
VSS126
VSS184
VSS127
VSS128
VSS129
VSS130
VSS131
VSS132
VSS133
VSS134
VSS135
VSS185
VSS136
VSS137
VSS138
VSS139
VSS140
VSS141
VSS142
VSS143
VSS144
AD9
D10
J10
AD13
L10
N10
R10
U10T6AA10
AC10
AK10
B11
L14
H15J8K11
M11
P11
T11
V11
N14
Y11
AA12
N16
AF12
F13
G15
F10
AD15
K13
U14
M13
AB11
AD11
AH11
G13
J12
N12
R12
U12
R14
W12
W14
AA14
AC14
AH15
AK14
B15
K15
M15
B23
P15
T15
V15
Y15
AB15
D14
J14
H17
G24
L16
R16
U16
W18
AA16
AC17
AF16
F16
K17
N24
M17
P17
T17
V17
Y17
AB17
AD17
D18
VSS186
J18
W24
L18
N18
R18
U18
W10
AA18
AE17
AK18
B19
G30
K19
VSS145
M19
VSS146
T19
VSS147
VSS148
V19
VDD99
VDD100
VDD101
VDD102
VDD103
VDD104
VDD105
VDD106
VDD107
VDD108
VDD109
VDD110
VDD111
VDD112
VDD113
VDD114
VDD115
VSS149
VSS150
VSS151
VSS152
VSS153
VSS187
VSS154
VSS155
VSS156
VSS157
VSS158
VSS159
Y19
VSS160
AB19
AH19
J20
L20
W30
N20
R20
U20
W20
AA20
AC20
AF21
K21
VSS161
M21
VSS162
AB24
VSS188
P21
VSS163
T21
VSS164
V21
VSS165
Y21
VSS166
VSS167
AB21
VDD116
VSS168
VSS169
VSS170
VSS171
VSS189
VSS172
VSS173
VSS174
VSS175
VSS176
D22
G22
L22
N22
B26
R22
U22
W22
AA22
AE22
AK22
VSS177
J22
VSS178
AE24
VSS179
AK26
VSS180
B29
VSS190
AK23
VSS181
K24
VSS191
T24
VSS192
VSS193
AE30
AK29
VSS194
D30
VSS195
K30
VSS196
T30
AG2E2P13
VSS197
AB30
VSS203
VSS198
AH30
VSS202
VSS199
AH7V9L12
W16
D23
AH23
VSS5
VSS91
VSS200
VSS201
VSS1
VSS2
VSS3
VSS4
AC12
Micro-Star Int'l Co., Ltd.
CPU0_K8 POWER & GND
5
4
3
2
MS-9131
1
5
Registered DDR333 SDRAM Sockets
4
3
2
1
D D
DDR1-8_VREF
H0_DR_MD0
H0_DR_MD1
H0_DR_MD2
H0_DR_MD3
H0_DR_MD4
H0_DR_MD5
H0_DR_MD6
H0_DR_MD7
H0_DR_MD8
H0_DR_MD9
H0_DR_MD10
H0_DR_MD11
H0_DR_MD12
H0_DR_MD13
H0_DR_MD14
H0_DR_MD15
H0_DR_MD16
H0_DR_MD17
H0_DR_MD18
H0_DR_MD19
H0_DR_MD20
H0_DR_MD21
H0_DR_MD22
H0_DR_MD23
H0_DR_MD24
H0_DR_MD25
H0_DR_MD26
H0_DR_MD27
H0_DR_MD28
H0_DR_MD29
H0_DR_MD30
H0_DR_MD31
H0_DR_MD32
H0_DR_MD33
H0_DR_MD34
H0_DR_MD35
H0_DR_MD36
H0_DR_MD37
H0_DR_MD38
H0_DR_MD39
H0_DR_MD40
H0_DR_MD41
H0_DR_MD42
H0_DR_MD43
H0_DR_MD44
H0_DR_MD45
H0_DR_MD46
H0_DR_MD47
H0_DR_MD48
H0_DR_MD49
H0_DR_MD50
H0_DR_MD51
H0_DR_MD52
H0_DR_MD53
H0_DR_MD54
H0_DR_MD55
H0_DR_MD56
H0_DR_MD57
H0_DR_MD58
H0_DR_MD59
H0_DR_MD60
H0_DR_MD61
H0_DR_MD62
H0_DR_MD63
C251
0.1u
+2.5VDIMM_H0
H0_DR_MD[63..0] 8,9,10,11
C C
B B
H0_DR_-MSWEA 8,9,10,11
105
106
109
110
114
117
121
123
126
127
131
133
146
147
150
151
153
155
161
162
165
166
170
171
174
175
178
179
C252
101
102
1000P/50V/X7R
+2.5VDIMM_H0
738467085
VDD0
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
DQ12
DQ13
DQ14
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
DQ20
DQ21
DQ22
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
DQ28
DQ29
DQ30
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
DQ36
DQ37
DQ38
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
DQ44
DQ45
DQ46
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
DQ52
DQ53
DQ54
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
DQ60
DQ61
DQ62
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
NC3
NC4
Channel A
108
120
148
168223054627796
104
112
128
136
143
156
164
172
1801582
VDD1
VDD2
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VDDQ3
VDDQ4
VDDQ5
VDDQ6
VDDQ7
VDDQ8
VDDQ9
VDDQ10
VDDQ11
VDDQ12
VDDQ13
184
PIN
DDR DIMM
SOCKET
SLAVE ADDRESS = 1010000B
VSS0
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
3111826344250586674818993
VSS19
100
116
124
132
139
145
152
160
VDDQ14
VDDQ15
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2#(DU)
NC(RESET#)
VSS20
VSS21
176
184
VDDID
CS0#
CS1#
CS2#
CS3#
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
A10_AP
SCL
SDA
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
CK0(DU)
CK2(DU)
NC5
CKE0
CKE1
CAS#
RAS#
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A11
A12
A13
BA0
BA1
BA2
SA0
SA1
SA2
DDR2
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_-MCS0 11
H0_DR_-MCS1 11
H0_DR_MDQS0 8,9,10,11
H0_DR_MDQS1 8,9,10,11
H0_DR_MDQS2 8,9,10,11
H0_DR_MDQS3 8,9,10,11
H0_DR_MDQS4 8,9,10,11
H0_DR_MDQS5 8,9,10,11
H0_DR_MDQS6 8,9,10,11
H0_DR_MDQS7 8,9,10,11
H0_DR_MDQS8 8,9,10,11
H0_DR_MAA13 8,9,10,11
H0_DR_MAA0 8,9,10,11
H0_DR_MAA1 8,9,10,11
H0_DR_MAA2 8,9,10,11
H0_DR_MAA3 8,9,10,11
H0_DR_MAA4 8,9,10,11
H0_DR_MAA5 8,9,10,11
H0_DR_MAA6 8,9,10,11
H0_DR_MAA7 8,9,10,11
H0_DR_MAA8 8,9,10,11
H0_DR_MAA9 8,9,10,11
H0_DR_MAA10 8,9,10,11
H0_DR_MAA11 8,9,10,11
H0_DR_MAA12 8,9,10,11
H0_DR_MEMBAKA0 8,9,10,11
H0_DR_MEMBAKA1 8,9,10,11
DM-SMBCLK_1 8,9,10,33
H0_DR_MEMCHECK0 8,9,10,11
H0_DR_MEMCHECK1 8,9,10,11
H0_DR_MEMCHECK2 8,9,10,11
H0_DR_MEMCHECK3 8,9,10,11
H0_DR_MEMCHECK4 8,9,10,11
H0_DR_MEMCHECK5 8,9,10,11
H0_DR_MEMCHECK6 8,9,10,11
H0_DR_MEMCHECK7 8,9,10,11
H0_MEMCLK_H1 3
H0_MEMCLK_L1 3
H0_MEMRESET_L 3,8,9,10
H0_DR_MCKELO 8,9,10,11
H0_DR_MCKEUP 8,9,10,11
H0_DR_-MSCASA 8,9,10,11
H0_DR_-MSRASA 8,9,10,11
H0_DR_MDQS9 8,9,10,11
H0_DR_MDQS10 8,9,10,11
H0_DR_MDQS11 8,9,10,11
H0_DR_MDQS12 8,9,10,11
H0_DR_MDQS13 8,9,10,11
H0_DR_MDQS14 8,9,10,11
H0_DR_MDQS15 8,9,10,11
H0_DR_MDQS16 8,9,10,11
H0_DR_MDQS17 8,9,10,11
+2.5VDIMM_H0
738467085
VDD0
VDD1
VDD2
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
105
DQ12
106
DQ13
109
DQ14
110
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
114
DQ20
117
DQ21
121
DQ22
123
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
126
DQ28
127
DQ29
131
DQ30
133
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
146
DQ36
147
DQ37
150
DQ38
151
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
153
DQ44
155
DQ45
161
DQ46
162
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
165
DQ52
166
DQ53
170
DQ54
171
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
174
DQ60
175
DQ61
178
DQ62
179
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
101
NC3
SLAVE ADDRESS = 1010001B
102
NC4
DDR1-8_VREF
H0_DR_MD64
H0_DR_MD65
H0_DR_MD66
H0_DR_MD67
H0_DR_MD68
H0_DR_MD69
H0_DR_MD70
H0_DR_MD71
H0_DR_MD72
H0_DR_MD73
H0_DR_MD74
H0_DR_MD75
H0_DR_MD76
H0_DR_MD77
H0_DR_MD78
H0_DR_MD79
H0_DR_MD80
H0_DR_MD81
H0_DR_MD82
H0_DR_MD83
H0_DR_MD84
H0_DR_MD85
H0_DR_MD86
H0_DR_MD87
H0_DR_MD88
H0_DR_MD89
H0_DR_MD90
H0_DR_MD91
H0_DR_MD92
H0_DR_MD93
H0_DR_MD94
H0_DR_MD95
H0_DR_MD96
H0_DR_MD97
H0_DR_MD98
H0_DR_MD99
H0_DR_MD100
H0_DR_MD101
H0_DR_MD102
H0_DR_MD103
H0_DR_MD104
H0_DR_MD105
H0_DR_MD106
H0_DR_MD107
H0_DR_MD108
H0_DR_MD109
H0_DR_MD110
H0_DR_MD111
H0_DR_MD112
H0_DR_MD113
H0_DR_MD114
H0_DR_MD115
H0_DR_MD116
H0_DR_MD117
H0_DR_MD118
H0_DR_MD119
H0_DR_MD120
H0_DR_MD121
H0_DR_MD122
H0_DR_MD123
H0_DR_MD124
H0_DR_MD125
H0_DR_MD126
H0_DR_MD127
H0_DR_-MSWEA
C271
0.1u
+2.5VDIMM_H0
C268
1000P/50V/X7R
H0_DR_MD[127..64] 8,9,10,11
Channel B
108
120
148
168223054627796
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VDDQ3
VDDQ4
DDR DIMM
VSS0
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
3111826344250586674818993
VSS10
104
112
128
136
143
156
164
172
VDDQ5
VDDQ6
VDDQ7
VDDQ8
VDDQ9
VDDQ10
VDDQ11
VDDQ12
184
PIN
SOCKET
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
100
116
124
132
139
145
152
1801582
VDDQ13
VDDQ14
VSS19
VSS20
160
176
184
VDDID
VDDQ15
CS0#
CS1#
CS2#
CS3#
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
A10_AP
A11
A12
A13
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
CK0(DU)
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2(DU)
CK2#(DU)
NC5
NC(RESET#)
CKE0
CKE1
CAS#
RAS#
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VSS21
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DDR1
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
H0_DR_MCKELO
21
H0_DR_MCKEUP
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_-MCS0 11
H0_DR_-MCS1 11
H0_DR_MDQS18 8,9,10,11
H0_DR_MDQS19 8,9,10,11
H0_DR_MDQS20 8,9,10,11
H0_DR_MDQS21 8,9,10,11
H0_DR_MDQS22 8,9,10,11
H0_DR_MDQS23 8,9,10,11
H0_DR_MDQS24 8,9,10,11
H0_DR_MDQS25 8,9,10,11
H0_DR_MDQS26 8,9,10,11
H0_DR_MAA13 8,9,10,11
H0_DR_MAA0 8,9,10,11
H0_DR_MAA1 8,9,10,11
H0_DR_MAA2 8,9,10,11
H0_DR_MAA3 8,9,10,11
H0_DR_MAA4 8,9,10,11
H0_DR_MAA5 8,9,10,11
H0_DR_MAA6 8,9,10,11
H0_DR_MAA7 8,9,10,11
H0_DR_MAA8 8,9,10,11
H0_DR_MAA9 8,9,10,11
H0_DR_MAA10 8,9,10,11
H0_DR_MAA11 8,9,10,11
H0_DR_MAA12 8,9,10,11
H0_DR_MEMBAKA0 8,9,10,11
H0_DR_MEMBAKA1 8,9,10,11
DM-SMBCLK_1 8,9,10,33 DM-SMBDAT_1 8,9,10,33
DM-SMBDAT_1 8,9,10,33
+2.5VDIMM_H0
modified on 1/30
H0_DR_MEMCHECK8 8,9,10,11
H0_DR_MEMCHECK9 8,9,10,11
H0_DR_MEMCHECK10 8,9,10,11
H0_DR_MEMCHECK11 8,9,10,11
H0_DR_MEMCHECK12 8,9,10,11
H0_DR_MEMCHECK13 8,9,10,11
H0_DR_MEMCHECK14 8,9,10,11
H0_DR_MEMCHECK15 8,9,10,11
H0_MEMCLK_H0 3
H0_MEMCLK_L0 3
H0_MEMRESET_L 3,8,9,10
H0_DR_-MSCASA 8,9,10,11
H0_DR_-MSRASA 8,9,10,11
H0_DR_MDQS27 8,9,10,11
H0_DR_MDQS28 8,9,10,11
H0_DR_MDQS29 8,9,10,11
H0_DR_MDQS30 8,9,10,11
H0_DR_MDQS31 8,9,10,11
H0_DR_MDQS32 8,9,10,11
H0_DR_MDQS33 8,9,10,11
H0_DR_MDQS34 8,9,10,11
H0_DR_MDQS35 8,9,10,11
DDR1-8_VREF +2.5VDIMM_H0
C267
R83
A A
5
4
100RST
R80
100RST
0.1u
C273
0.1u
C274
1000P/50V/X7R
3
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
Register DDR DIMM1 & 2
Size Document Number Rev
MS-9131
2
Date: Sheet of
1
7 53 Thursday, March 25, 2004
0A C
5
Registered DDR333 SDRAM Sockets
4
3
2
1
108
VDD4
VSS1
120
VDD5
VSS2
148
168223054627796
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VSS3
VSS4
VSS5
VSS6
VSS7
Channel B
104
112
128
136
VDDQ2
VDDQ3
VDDQ4
VDDQ5
VDDQ6
VDDQ7
VDDQ8
184 PIN
DDR DIMM
SOCKET
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
100
116
124
143
VDDQ9
VSS15
132
156
164
VDDQ10
VDDQ11
VSS16
VSS17
139
145
172
1801582
VDDQ12
VDDQ13
VSS18
VSS19
152
160
VDDQ14
VDDQ15
CK1#(CK0#)
NC(RESET#)
VSS20
VSS21
176
VDDID
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK2(DU)
CK2#(DU)
CS0#
CS1#
CS2#
CS3#
CKE0
CKE1
CAS#
RAS#
184
A11
A12
A13
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
NC5
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DDR3
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_MCKELO
H0_DR_MCKEUP
H0_DR_-MCS2 11
H0_DR_-MCS3 11 H0_DR_-MCS3 11
H0_DR_MDQS18 7,9,10,11
H0_DR_MDQS19 7,9,10,11
H0_DR_MDQS20 7,9,10,11
H0_DR_MDQS21 7,9,10,11
H0_DR_MDQS22 7,9,10,11
H0_DR_MDQS23 7,9,10,11
H0_DR_MDQS24 7,9,10,11
H0_DR_MDQS25 7,9,10,11
H0_DR_MDQS26 7,9,10,11
H0_DR_MAA13 7,9,10,11
H0_DR_MAA0 7,9,10,11
H0_DR_MAA1 7,9,10,11
H0_DR_MAA2 7,9,10,11
H0_DR_MAA3 7,9,10,11
H0_DR_MAA4 7,9,10,11
H0_DR_MAA5 7,9,10,11
H0_DR_MAA6 7,9,10,11
H0_DR_MAA7 7,9,10,11
H0_DR_MAA8 7,9,10,11
H0_DR_MAA9 7,9,10,11
H0_DR_MAA10 7,9,10,11
H0_DR_MAA11 7,9,10,11
H0_DR_MAA12 7,9,10,11
H0_DR_MEMBAKA0 7,9,10,11
H0_DR_MEMBAKA1 7,9,10,11
DM-SMBCLK_1 7,9,10,33
DM-SMBDAT_1 7,9,10,33
+2.5VDIMM_H0
H0_DR_MEMCHECK8 7,9,10,11
H0_DR_MEMCHECK9 7,9,10,11
H0_DR_MEMCHECK10 7,9,10,11
H0_DR_MEMCHECK11 7,9,10,11
H0_DR_MEMCHECK12 7,9,10,11
H0_DR_MEMCHECK13 7,9,10,11
H0_DR_MEMCHECK14 7,9,10,11
H0_DR_MEMCHECK15 7,9,10,11
H0_MEMCLK_H2 3
H0_MEMCLK_L2 3
H0_MEMRESET_L 3,7,9,10
H0_DR_-MSCASA 7,9,10,11
H0_DR_-MSRASA 7,9,10,11
H0_DR_MDQS27 7,9,10,11
H0_DR_MDQS28 7,9,10,11
H0_DR_MDQS29 7,9,10,11
H0_DR_MDQS30 7,9,10,11
H0_DR_MDQS31 7,9,10,11
H0_DR_MDQS32 7,9,10,11
H0_DR_MDQS33 7,9,10,11
H0_DR_MDQS34 7,9,10,11
H0_DR_MDQS35 7,9,10,11
Channel A
+2.5VDIMM_H0 +2.5VDIMM_H0
D D
H0_DR_MD[63..0] 7,9,10,11
C C
B B
H0_DR_-MSWEA 7,9,10,11
DDR1-8_VREF
H0_DR_MD0
H0_DR_MD1
H0_DR_MD2
H0_DR_MD3
H0_DR_MD4
H0_DR_MD5
H0_DR_MD6
H0_DR_MD7
H0_DR_MD8
H0_DR_MD9
H0_DR_MD10
H0_DR_MD11
H0_DR_MD12
H0_DR_MD13
H0_DR_MD14
H0_DR_MD15
H0_DR_MD16
H0_DR_MD17
H0_DR_MD18
H0_DR_MD19
H0_DR_MD20
H0_DR_MD21
H0_DR_MD22
H0_DR_MD23
H0_DR_MD24
H0_DR_MD25
H0_DR_MD26
H0_DR_MD27
H0_DR_MD28
H0_DR_MD29
H0_DR_MD30
H0_DR_MD31
H0_DR_MD32
H0_DR_MD33
H0_DR_MD34
H0_DR_MD35
H0_DR_MD36
H0_DR_MD37
H0_DR_MD38
H0_DR_MD39
H0_DR_MD40
H0_DR_MD41
H0_DR_MD42
H0_DR_MD43
H0_DR_MD44
H0_DR_MD45
H0_DR_MD46
H0_DR_MD47
H0_DR_MD48
H0_DR_MD49
H0_DR_MD50
H0_DR_MD51
H0_DR_MD52
H0_DR_MD53
H0_DR_MD54
H0_DR_MD55
H0_DR_MD56
H0_DR_MD57
H0_DR_MD58
H0_DR_MD59
H0_DR_MD60
H0_DR_MD61
H0_DR_MD62
H0_DR_MD63
C215
C218
0.1u
1000P/50V/X7R
+2.5VDIMM_H0 +2.5VDIMM_H0
738467085
108
120
148
168223054627796
VDD0
VDD1
VDD2
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VDDQ3
VSS9
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
105
DQ12
106
DQ13
109
DQ14
110
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
114
DQ20
117
DQ21
121
DQ22
123
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
126
DQ28
127
DQ29
131
DQ30
133
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
146
DQ36
147
DQ37
150
DQ38
151
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
153
DQ44
155
DQ45
161
DQ46
162
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
165
DQ52
166
DQ53
170
DQ54
171
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
174
DQ60
175
DQ61
178
DQ62
179
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
101
NC3
SLAVE ADDRESS = 1010010B
102
NC4
VSS0
VSS1
3111826344250586674818993
VDDQ4
DDR DIMM
VSS10
104
VDDQ5
VSS11
112
VDDQ6
VDDQ7
SOCKET
VSS12
VSS13
100
128
136
143
VDDQ8
VDDQ9
184 PIN
VSS14
VSS15
116
124
132
156
164
VDDQ10
VDDQ11
VSS16
VSS17
139
145
172
1801582
VDDQ12
VDDQ13
VSS18
VSS19
152
160
VDDQ14
VSS20
176
VDDID
VDDQ15
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2(DU)
CK2#(DU)
NC(RESET#)
VSS21
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
CKE0
CKE1
CAS#
RAS#
184
CS0#
CS1#
CS2#
CS3#
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
NC5
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A11
A12
A13
DDR4
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_-MCS2 11
H0_DR_MDQS0 7,9,10,11
H0_DR_MDQS1 7,9,10,11
H0_DR_MDQS2 7,9,10,11
H0_DR_MDQS3 7,9,10,11
H0_DR_MDQS4 7,9,10,11
H0_DR_MDQS5 7,9,10,11
H0_DR_MDQS6 7,9,10,11
H0_DR_MDQS7 7,9,10,11
H0_DR_MDQS8 7,9,10,11
H0_DR_MAA13 7,9,10,11
H0_DR_MAA0 7,9,10,11
H0_DR_MAA1 7,9,10,11
H0_DR_MAA2 7,9,10,11
H0_DR_MAA3 7,9,10,11
H0_DR_MAA4 7,9,10,11
H0_DR_MAA5 7,9,10,11
H0_DR_MAA6 7,9,10,11
H0_DR_MAA7 7,9,10,11
H0_DR_MAA8 7,9,10,11
H0_DR_MAA9 7,9,10,11
H0_DR_MAA10 7,9,10,11
H0_DR_MAA11 7,9,10,11
H0_DR_MAA12 7,9,10,11
H0_DR_MEMBAKA0 7,9,10,11
H0_DR_MEMBAKA1 7,9,10,11
DM-SMBCLK_1 7,9,10,33
DM-SMBDAT_1 7,9,10,33
+2.5VDIMM_H0
H0_DR_MEMCHECK0 7,9,10,11
H0_DR_MEMCHECK1 7,9,10,11
H0_DR_MEMCHECK2 7,9,10,11
H0_DR_MEMCHECK3 7,9,10,11
H0_DR_MEMCHECK4 7,9,10,11
H0_DR_MEMCHECK5 7,9,10,11
H0_DR_MEMCHECK6 7,9,10,11
H0_DR_MEMCHECK7 7,9,10,11
H0_MEMCLK_H3 3
H0_MEMCLK_L3 3
H0_MEMRESET_L 3,7,9,10
H0_DR_MCKELO 7,9,10,11
H0_DR_MCKEUP 7,9,10,11
H0_DR_-MSCASA 7,9,10,11
H0_DR_-MSRASA 7,9,10,11
H0_DR_MDQS9 7,9,10,11
H0_DR_MDQS10 7,9,10,11
H0_DR_MDQS11 7,9,10,11
H0_DR_MDQS12 7,9,10,11
H0_DR_MDQS13 7,9,10,11
H0_DR_MDQS14 7,9,10,11
H0_DR_MDQS15 7,9,10,11
H0_DR_MDQS16 7,9,10,11
H0_DR_MDQS17 7,9,10,11
738467085
VDD0
VDD1
VDD2
VDD3
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
DQ12
DQ13
DQ14
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
DQ20
DQ21
DQ22
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
DQ28
DQ29
DQ30
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
DQ36
DQ37
DQ38
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
DQ44
DQ45
DQ46
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
DQ52
DQ53
DQ54
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
DQ60
DQ61
DQ62
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
NC3
SLAVE ADDRESS = 1010011B
NC4
VSS0
3111826344250586674818993
C235
0.1u
H0_DR_MD64
H0_DR_MD65
H0_DR_MD66
H0_DR_MD67
H0_DR_MD68
H0_DR_MD69
H0_DR_MD70
H0_DR_MD71
H0_DR_MD72
H0_DR_MD73
H0_DR_MD74
H0_DR_MD75
H0_DR_MD76
H0_DR_MD77
H0_DR_MD78
H0_DR_MD79
H0_DR_MD80
H0_DR_MD81
H0_DR_MD82
H0_DR_MD83
H0_DR_MD84
H0_DR_MD85
H0_DR_MD86
H0_DR_MD87
H0_DR_MD88
H0_DR_MD89
H0_DR_MD90
H0_DR_MD91
H0_DR_MD92
H0_DR_MD93
H0_DR_MD94
H0_DR_MD95
H0_DR_MD96
H0_DR_MD97
H0_DR_MD98
H0_DR_MD99
H0_DR_MD100
H0_DR_MD101
H0_DR_MD102
H0_DR_MD103
H0_DR_MD104
H0_DR_MD105
H0_DR_MD106
H0_DR_MD107
H0_DR_MD108
H0_DR_MD109
H0_DR_MD110
H0_DR_MD111
H0_DR_MD112
H0_DR_MD113
H0_DR_MD114
H0_DR_MD115
H0_DR_MD116
H0_DR_MD117
H0_DR_MD118
H0_DR_MD119
H0_DR_MD120
H0_DR_MD121
H0_DR_MD122
H0_DR_MD123
H0_DR_MD124
H0_DR_MD125
H0_DR_MD126
H0_DR_MD127
C238
1000P/50V/X7R
105
106
109
110
114
117
121
123
126
127
131
133
146
147
150
151
153
155
161
162
165
166
170
171
174
175
178
179
101
102
H0_DR_MD[127..64] 7,9,10,11
H0_DR_-MSWEA 7,9,10,11
DDR1-8_VREF
A A
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
Register DDR DIMM3 & 4
Size Document Number Rev
MS-9131
5
4
3
2
Date: Sheet of
1
8 53 Thursday, March 25, 2004
0A Custom
5
Registered DDR333 SDRAM Sockets
4
3
2
1
108
VDD4
VSS1
120
VDD5
VSS2
148
168223054627796
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VSS3
VSS4
VSS5
VSS6
VSS7
Channel B
104
112
128
136
VDDQ2
VDDQ3
VDDQ4
VDDQ5
VDDQ6
VDDQ7
VDDQ8
184 PIN
DDR DIMM
SOCKET
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
100
116
124
143
VDDQ9
VSS15
132
156
164
VDDQ10
VDDQ11
VSS16
VSS17
139
145
172
1801582
VDDQ12
VDDQ13
VSS18
VSS19
152
160
VDDQ14
VDDQ15
CK1#(CK0#)
NC(RESET#)
VSS20
VSS21
176
VDDID
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK2(DU)
CK2#(DU)
CS0#
CS1#
CS2#
CS3#
CKE0
CKE1
CAS#
RAS#
184
A11
A12
A13
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
NC5
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DDR5
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_MCKELO
H0_DR_MCKEUP
H0_DR_-MCS4 11
H0_DR_-MCS5 11 H0_DR_-MCS5 11
H0_DR_MDQS18 7,8,10,11
H0_DR_MDQS19 7,8,10,11
H0_DR_MDQS20 7,8,10,11
H0_DR_MDQS21 7,8,10,11
H0_DR_MDQS22 7,8,10,11
H0_DR_MDQS23 7,8,10,11
H0_DR_MDQS24 7,8,10,11
H0_DR_MDQS25 7,8,10,11
H0_DR_MDQS26 7,8,10,11
H0_DR_MAA13 7,8,10,11
H0_DR_MAA0 7,8,10,11
H0_DR_MAA1 7,8,10,11
H0_DR_MAA2 7,8,10,11
H0_DR_MAA3 7,8,10,11
H0_DR_MAA4 7,8,10,11
H0_DR_MAA5 7,8,10,11
H0_DR_MAA6 7,8,10,11
H0_DR_MAA7 7,8,10,11
H0_DR_MAA8 7,8,10,11
H0_DR_MAA9 7,8,10,11
H0_DR_MAA10 7,8,10,11
H0_DR_MAA11 7,8,10,11
H0_DR_MAA12 7,8,10,11
H0_DR_MEMBAKA0 7,8,10,11
H0_DR_MEMBAKA1 7,8,10,11
DM-SMBCLK_1 7,8,10,33
DM-SMBDAT_1 7,8,10,33
H0_DR_MEMCHECK8 7,8,10,11
H0_DR_MEMCHECK9 7,8,10,11
H0_DR_MEMCHECK10 7,8,10,11
H0_DR_MEMCHECK11 7,8,10,11
H0_DR_MEMCHECK12 7,8,10,11
H0_DR_MEMCHECK13 7,8,10,11
H0_DR_MEMCHECK14 7,8,10,11
H0_DR_MEMCHECK15 7,8,10,11
H0_MEMCLK_H4 3
H0_MEMCLK_L4 3
H0_MEMRESET_L 3,7,8,10
H0_DR_-MSCASA 7,8,10,11
H0_DR_-MSRASA 7,8,10,11
H0_DR_MDQS27 7,8,10,11
H0_DR_MDQS28 7,8,10,11
H0_DR_MDQS29 7,8,10,11
H0_DR_MDQS30 7,8,10,11
H0_DR_MDQS31 7,8,10,11
H0_DR_MDQS32 7,8,10,11
H0_DR_MDQS33 7,8,10,11
H0_DR_MDQS34 7,8,10,11
H0_DR_MDQS35 7,8,10,11
Channel A
+2.5VDIMM_H0 +2.5VDIMM_H0
D D
H0_DR_MD[63..0] 7,8,10,11
C C
B B
H0_DR_-MSWEA 7,8,10,11
DDR1-8_VREF
H0_DR_MD0
H0_DR_MD1
H0_DR_MD2
H0_DR_MD3
H0_DR_MD4
H0_DR_MD5
H0_DR_MD6
H0_DR_MD7
H0_DR_MD8
H0_DR_MD9
H0_DR_MD10
H0_DR_MD11
H0_DR_MD12
H0_DR_MD13
H0_DR_MD14
H0_DR_MD15
H0_DR_MD16
H0_DR_MD17
H0_DR_MD18
H0_DR_MD19
H0_DR_MD20
H0_DR_MD21
H0_DR_MD22
H0_DR_MD23
H0_DR_MD24
H0_DR_MD25
H0_DR_MD26
H0_DR_MD27
H0_DR_MD28
H0_DR_MD29
H0_DR_MD30
H0_DR_MD31
H0_DR_MD32
H0_DR_MD33
H0_DR_MD34
H0_DR_MD35
H0_DR_MD36
H0_DR_MD37
H0_DR_MD38
H0_DR_MD39
H0_DR_MD40
H0_DR_MD41
H0_DR_MD42
H0_DR_MD43
H0_DR_MD44
H0_DR_MD45
H0_DR_MD46
H0_DR_MD47
H0_DR_MD48
H0_DR_MD49
H0_DR_MD50
H0_DR_MD51
H0_DR_MD52
H0_DR_MD53
H0_DR_MD54
H0_DR_MD55
H0_DR_MD56
H0_DR_MD57
H0_DR_MD58
H0_DR_MD59
H0_DR_MD60
H0_DR_MD61
H0_DR_MD62
H0_DR_MD63
C172
C175
0.1u
1000P/50V/X7R
+2.5VDIMM_H0 +2.5VDIMM_H0
738467085
108
120
148
168223054627796
VDD0
VDD1
VDD2
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VDDQ3
VSS9
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
105
DQ12
106
DQ13
109
DQ14
110
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
114
DQ20
117
DQ21
121
DQ22
123
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
126
DQ28
127
DQ29
131
DQ30
133
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
146
DQ36
147
DQ37
150
DQ38
151
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
153
DQ44
155
DQ45
161
DQ46
162
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
165
DQ52
166
DQ53
170
DQ54
171
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
174
DQ60
175
DQ61
178
DQ62
179
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
101
NC3
SLAVE ADDRESS = 1010100B
102
NC4
VSS0
VSS1
3111826344250586674818993
VDDQ4
DDR DIMM
VSS10
104
VDDQ5
VSS11
112
VDDQ6
VDDQ7
SOCKET
VSS12
VSS13
100
128
136
143
VDDQ8
VDDQ9
184 PIN
VSS14
VSS15
116
124
132
156
164
VDDQ10
VDDQ11
VSS16
VSS17
139
145
172
1801582
VDDQ12
VDDQ13
VSS18
VSS19
152
160
VDDQ14
VSS20
176
VDDID
VDDQ15
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2(DU)
CK2#(DU)
NC(RESET#)
VSS21
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
CKE0
CKE1
CAS#
RAS#
184
CS0#
CS1#
CS2#
CS3#
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
NC5
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A11
A12
A13
DDR6
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
738467085
VDD0
VDD1
VDD2
VDD3
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
DQ12
DQ13
DQ14
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
DQ20
DQ21
DQ22
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
DQ28
DQ29
DQ30
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
DQ36
DQ37
DQ38
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
DQ44
DQ45
DQ46
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
DQ52
DQ53
DQ54
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
DQ60
DQ61
DQ62
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
NC3
SLAVE ADDRESS = 1010101B
NC4
VSS0
3111826344250586674818993
C187
0.1u
H0_DR_MD64
H0_DR_MD65
H0_DR_MD66
H0_DR_MD67
H0_DR_MD68
H0_DR_MD69
H0_DR_MD70
H0_DR_MD71
H0_DR_MD72
H0_DR_MD73
H0_DR_MD74
H0_DR_MD75
H0_DR_MD76
H0_DR_MD77
H0_DR_MD78
H0_DR_MD79
H0_DR_MD80
H0_DR_MD81
H0_DR_MD82
H0_DR_MD83
H0_DR_MD84
H0_DR_MD85
H0_DR_MD86
H0_DR_MD87
H0_DR_MD88
H0_DR_MD89
H0_DR_MD90
H0_DR_MD91
H0_DR_MD92
H0_DR_MD93
H0_DR_MD94
H0_DR_MD95
H0_DR_MD96
H0_DR_MD97
H0_DR_MD98
H0_DR_MD99
H0_DR_MD100
H0_DR_MD101
H0_DR_MD102
H0_DR_MD103
H0_DR_MD104
H0_DR_MD105
H0_DR_MD106
H0_DR_MD107
H0_DR_MD108
H0_DR_MD109
H0_DR_MD110
H0_DR_MD111
H0_DR_MD112
H0_DR_MD113
H0_DR_MD114
H0_DR_MD115
H0_DR_MD116
H0_DR_MD117
H0_DR_MD118
H0_DR_MD119
H0_DR_MD120
H0_DR_MD121
H0_DR_MD122
H0_DR_MD123
H0_DR_MD124
H0_DR_MD125
H0_DR_MD126
H0_DR_MD127
C191
1000P/50V/X7R
105
106
109
110
114
117
121
123
126
127
131
133
146
147
150
151
153
155
161
162
165
166
170
171
174
175
178
179
101
102
H0_DR_-MCS4 11
H0_DR_MDQS0 7,8,10,11
H0_DR_MDQS1 7,8,10,11
H0_DR_MDQS2 7,8,10,11
H0_DR_MDQS3 7,8,10,11
H0_DR_MDQS4 7,8,10,11
H0_DR_MDQS5 7,8,10,11
H0_DR_MDQS6 7,8,10,11
H0_DR_MDQS7 7,8,10,11
H0_DR_MDQS8 7,8,10,11
H0_DR_MAA13 7,8,10,11
H0_DR_MAA0 7,8,10,11
H0_DR_MAA1 7,8,10,11
H0_DR_MAA2 7,8,10,11
H0_DR_MAA3 7,8,10,11
H0_DR_MAA4 7,8,10,11
H0_DR_MAA5 7,8,10,11
H0_DR_MAA6 7,8,10,11
H0_DR_MAA7 7,8,10,11
H0_DR_MAA8 7,8,10,11
H0_DR_MAA9 7,8,10,11
H0_DR_MAA10 7,8,10,11
H0_DR_MAA11 7,8,10,11
H0_DR_MAA12 7,8,10,11
H0_DR_MEMBAKA0 7,8,10,11
H0_DR_MEMBAKA1 7,8,10,11
DM-SMBCLK_1 7,8,10,33
DM-SMBDAT_1 7,8,10,33
+2.5VDIMM_H0 +2.5VDIMM_H0
H0_DR_MEMCHECK0 7,8,10,11
H0_DR_MEMCHECK1 7,8,10,11
H0_DR_MEMCHECK2 7,8,10,11
H0_DR_MEMCHECK3 7,8,10,11
H0_DR_MEMCHECK4 7,8,10,11
H0_DR_MEMCHECK5 7,8,10,11
H0_DR_MEMCHECK6 7,8,10,11
H0_DR_MEMCHECK7 7,8,10,11
H0_MEMCLK_H5 3
H0_MEMCLK_L5 3
H0_MEMRESET_L 3,7,8,10
H0_DR_MCKELO 7,8,10,11
H0_DR_MCKEUP 7,8,10,11
H0_DR_-MSCASA 7,8,10,11
H0_DR_-MSRASA 7,8,10,11
H0_DR_MDQS9 7,8,10,11
H0_DR_MDQS10 7,8,10,11
H0_DR_MDQS11 7,8,10,11
H0_DR_MDQS12 7,8,10,11
H0_DR_MDQS13 7,8,10,11
H0_DR_MDQS14 7,8,10,11
H0_DR_MDQS15 7,8,10,11
H0_DR_MDQS16 7,8,10,11
H0_DR_MDQS17 7,8,10,11
H0_DR_MD[127..64] 7,8,10,11
H0_DR_-MSWEA 7,8,10,11
DDR1-8_VREF
A A
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
Register DDR DIMM3 & 4
Size Document Number Rev
MS-9131
5
4
3
2
Date: Sheet of
1
9 53 Thursday, March 25, 2004
0A Custom
5
Registered DDR333 SDRAM Sockets
4
3
2
1
108
VDD4
VSS1
120
VDD5
VSS2
148
168223054627796
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VSS3
VSS4
VSS5
VSS6
VSS7
Channel B
104
112
128
136
VDDQ2
VDDQ3
VDDQ4
VDDQ5
VDDQ6
VDDQ7
VDDQ8
184 PIN
DDR DIMM
SOCKET
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
100
116
124
143
VDDQ9
VSS15
132
156
164
VDDQ10
VDDQ11
VSS16
VSS17
139
145
172
1801582
VDDQ12
VDDQ13
VSS18
VSS19
152
160
VDDQ14
VDDQ15
CK1#(CK0#)
NC(RESET#)
VSS20
VSS21
176
VDDID
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK2(DU)
CK2#(DU)
CS0#
CS1#
CS2#
CS3#
CKE0
CKE1
CAS#
RAS#
184
A11
A12
A13
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
NC5
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DDR7
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_MCKELO
H0_DR_MCKEUP
H0_DR_-MCS6 11
H0_DR_-MCS7 11 H0_DR_-MCS7 11
H0_DR_MDQS18 7,8,9,11
H0_DR_MDQS19 7,8,9,11
H0_DR_MDQS20 7,8,9,11
H0_DR_MDQS21 7,8,9,11
H0_DR_MDQS22 7,8,9,11
H0_DR_MDQS23 7,8,9,11
H0_DR_MDQS24 7,8,9,11
H0_DR_MDQS25 7,8,9,11
H0_DR_MDQS26 7,8,9,11
H0_DR_MAA13 7,8,9,11
H0_DR_MAA0 7,8,9,11
H0_DR_MAA1 7,8,9,11
H0_DR_MAA2 7,8,9,11
H0_DR_MAA3 7,8,9,11
H0_DR_MAA4 7,8,9,11
H0_DR_MAA5 7,8,9,11
H0_DR_MAA6 7,8,9,11
H0_DR_MAA7 7,8,9,11
H0_DR_MAA8 7,8,9,11
H0_DR_MAA9 7,8,9,11
H0_DR_MAA10 7,8,9,11
H0_DR_MAA11 7,8,9,11
H0_DR_MAA12 7,8,9,11
H0_DR_MEMBAKA0 7,8,9,11
H0_DR_MEMBAKA1 7,8,9,11
DM-SMBCLK_1 7,8,9,33
DM-SMBDAT_1 7,8,9,33
+2.5VDIMM_H0
H0_DR_MEMCHECK8 7,8,9,11
H0_DR_MEMCHECK9 7,8,9,11
H0_DR_MEMCHECK10 7,8,9,11
H0_DR_MEMCHECK11 7,8,9,11
H0_DR_MEMCHECK12 7,8,9,11
H0_DR_MEMCHECK13 7,8,9,11
H0_DR_MEMCHECK14 7,8,9,11
H0_DR_MEMCHECK15 7,8,9,11
H0_MEMCLK_H6 3
H0_MEMCLK_L6 3
H0_MEMRESET_L 3,7,8,9
H0_DR_-MSCASA 7,8,9,11
H0_DR_-MSRASA 7,8,9,11
H0_DR_MDQS27 7,8,9,11
H0_DR_MDQS28 7,8,9,11
H0_DR_MDQS29 7,8,9,11
H0_DR_MDQS30 7,8,9,11
H0_DR_MDQS31 7,8,9,11
H0_DR_MDQS32 7,8,9,11
H0_DR_MDQS33 7,8,9,11
H0_DR_MDQS34 7,8,9,11
H0_DR_MDQS35 7,8,9,11
Channel A
+2.5VDIMM_H0 +2.5VDIMM_H0
D D
H0_DR_MD[63..0] 7,8,9,11
C C
B B
H0_DR_-MSWEA 7,8,9,11
DDR1-8_VREF
H0_DR_MD0
H0_DR_MD1
H0_DR_MD2
H0_DR_MD3
H0_DR_MD4
H0_DR_MD5
H0_DR_MD6
H0_DR_MD7
H0_DR_MD8
H0_DR_MD9
H0_DR_MD10
H0_DR_MD11
H0_DR_MD12
H0_DR_MD13
H0_DR_MD14
H0_DR_MD15
H0_DR_MD16
H0_DR_MD17
H0_DR_MD18
H0_DR_MD19
H0_DR_MD20
H0_DR_MD21
H0_DR_MD22
H0_DR_MD23
H0_DR_MD24
H0_DR_MD25
H0_DR_MD26
H0_DR_MD27
H0_DR_MD28
H0_DR_MD29
H0_DR_MD30
H0_DR_MD31
H0_DR_MD32
H0_DR_MD33
H0_DR_MD34
H0_DR_MD35
H0_DR_MD36
H0_DR_MD37
H0_DR_MD38
H0_DR_MD39
H0_DR_MD40
H0_DR_MD41
H0_DR_MD42
H0_DR_MD43
H0_DR_MD44
H0_DR_MD45
H0_DR_MD46
H0_DR_MD47
H0_DR_MD48
H0_DR_MD49
H0_DR_MD50
H0_DR_MD51
H0_DR_MD52
H0_DR_MD53
H0_DR_MD54
H0_DR_MD55
H0_DR_MD56
H0_DR_MD57
H0_DR_MD58
H0_DR_MD59
H0_DR_MD60
H0_DR_MD61
H0_DR_MD62
H0_DR_MD63
C139
C140
0.1u
1000P/50V/X7R
+2.5VDIMM_H0 +2.5VDIMM_H0
738467085
108
120
148
168223054627796
VDD0
VDD1
VDD2
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VDDQ3
VSS9
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
105
DQ12
106
DQ13
109
DQ14
110
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
114
DQ20
117
DQ21
121
DQ22
123
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
126
DQ28
127
DQ29
131
DQ30
133
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
146
DQ36
147
DQ37
150
DQ38
151
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
153
DQ44
155
DQ45
161
DQ46
162
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
165
DQ52
166
DQ53
170
DQ54
171
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
174
DQ60
175
DQ61
178
DQ62
179
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
101
NC3
SLAVE ADDRESS = 1010110B
102
NC4
VSS0
VSS1
3111826344250586674818993
VDDQ4
DDR DIMM
VSS10
104
VDDQ5
VSS11
112
VDDQ6
VDDQ7
SOCKET
VSS12
VSS13
100
128
136
143
VDDQ8
VDDQ9
184 PIN
VSS14
VSS15
116
124
132
156
164
VDDQ10
VDDQ11
VSS16
VSS17
139
145
172
1801582
VDDQ12
VDDQ13
VSS18
VSS19
152
160
VDDQ14
VSS20
176
VDDID
VDDQ15
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2(DU)
CK2#(DU)
NC(RESET#)
VSS21
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
CKE0
CKE1
CAS#
RAS#
184
CS0#
CS1#
CS2#
CS3#
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
NC5
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A11
A12
A13
DDR8
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
65
154
97
107
119
129
149
159
169
177
140
H0_DR_-MCS6 11
H0_DR_MDQS0 7,8,9,11
H0_DR_MDQS1 7,8,9,11
H0_DR_MDQS2 7,8,9,11
H0_DR_MDQS3 7,8,9,11
H0_DR_MDQS4 7,8,9,11
H0_DR_MDQS5 7,8,9,11
H0_DR_MDQS6 7,8,9,11
H0_DR_MDQS7 7,8,9,11
H0_DR_MDQS8 7,8,9,11
H0_DR_MAA13 7,8,9,11
H0_DR_MAA0 7,8,9,11
H0_DR_MAA1 7,8,9,11
H0_DR_MAA2 7,8,9,11
H0_DR_MAA3 7,8,9,11
H0_DR_MAA4 7,8,9,11
H0_DR_MAA5 7,8,9,11
H0_DR_MAA6 7,8,9,11
H0_DR_MAA7 7,8,9,11
H0_DR_MAA8 7,8,9,11
H0_DR_MAA9 7,8,9,11
H0_DR_MAA10 7,8,9,11
H0_DR_MAA11 7,8,9,11
H0_DR_MAA12 7,8,9,11
H0_DR_MEMBAKA0 7,8,9,11
H0_DR_MEMBAKA1 7,8,9,11
DM-SMBCLK_1 7,8,9,33
DM-SMBDAT_1 7,8,9,33
+2.5VDIMM_H0
H0_DR_MEMCHECK0 7,8,9,11
H0_DR_MEMCHECK1 7,8,9,11
H0_DR_MEMCHECK2 7,8,9,11
H0_DR_MEMCHECK3 7,8,9,11
H0_DR_MEMCHECK4 7,8,9,11
H0_DR_MEMCHECK5 7,8,9,11
H0_DR_MEMCHECK6 7,8,9,11
H0_DR_MEMCHECK7 7,8,9,11
H0_MEMCLK_H7 3
H0_MEMCLK_L7 3
H0_MEMRESET_L 3,7,8,9
H0_DR_MCKELO 7,8,9,11
H0_DR_MCKEUP 7,8,9,11
H0_DR_-MSCASA 7,8,9,11
H0_DR_-MSRASA 7,8,9,11
H0_DR_MDQS9 7,8,9,11
H0_DR_MDQS10 7,8,9,11
H0_DR_MDQS11 7,8,9,11
H0_DR_MDQS12 7,8,9,11
H0_DR_MDQS13 7,8,9,11
H0_DR_MDQS14 7,8,9,11
H0_DR_MDQS15 7,8,9,11
H0_DR_MDQS16 7,8,9,11
H0_DR_MDQS17 7,8,9,11
738467085
VDD0
VDD1
VDD2
VDD3
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
DQ12
DQ13
DQ14
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
DQ20
DQ21
DQ22
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
DQ28
DQ29
DQ30
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
DQ36
DQ37
DQ38
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
DQ44
DQ45
DQ46
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
DQ52
DQ53
DQ54
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
DQ60
DQ61
DQ62
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
NC3
SLAVE ADDRESS = 1010111B
NC4
VSS0
3111826344250586674818993
C156
0.1u
H0_DR_MD64
H0_DR_MD65
H0_DR_MD66
H0_DR_MD67
H0_DR_MD68
H0_DR_MD69
H0_DR_MD70
H0_DR_MD71
H0_DR_MD72
H0_DR_MD73
H0_DR_MD74
H0_DR_MD75
H0_DR_MD76
H0_DR_MD77
H0_DR_MD78
H0_DR_MD79
H0_DR_MD80
H0_DR_MD81
H0_DR_MD82
H0_DR_MD83
H0_DR_MD84
H0_DR_MD85
H0_DR_MD86
H0_DR_MD87
H0_DR_MD88
H0_DR_MD89
H0_DR_MD90
H0_DR_MD91
H0_DR_MD92
H0_DR_MD93
H0_DR_MD94
H0_DR_MD95
H0_DR_MD96
H0_DR_MD97
H0_DR_MD98
H0_DR_MD99
H0_DR_MD100
H0_DR_MD101
H0_DR_MD102
H0_DR_MD103
H0_DR_MD104
H0_DR_MD105
H0_DR_MD106
H0_DR_MD107
H0_DR_MD108
H0_DR_MD109
H0_DR_MD110
H0_DR_MD111
H0_DR_MD112
H0_DR_MD113
H0_DR_MD114
H0_DR_MD115
H0_DR_MD116
H0_DR_MD117
H0_DR_MD118
H0_DR_MD119
H0_DR_MD120
H0_DR_MD121
H0_DR_MD122
H0_DR_MD123
H0_DR_MD124
H0_DR_MD125
H0_DR_MD126
H0_DR_MD127
C155
1000P/50V/X7R
105
106
109
110
114
117
121
123
126
127
131
133
146
147
150
151
153
155
161
162
165
166
170
171
174
175
178
179
101
102
H0_DR_MD[127..64] 7,8,9,11
H0_DR_-MSWEA 7,8,9,11
DDR1-8_VREF
A A
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
Register DDR DIMM3 & 4
Size Document Number Rev
MS-9131
5
4
3
2
Date: Sheet of
1
10 53 Thursday, March 25, 2004
0A Custom
DDR Terminations
5
4
3
LAYOUT:
Locate close to Sledgehammer
socket.
2
1
LAYOUT:
Locate close to Clawhammer socket.
1 2
3 4
5 6
7 8
1 2
D D
C C
B B
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
7 8
5 6
3 4
1 2
LAYOUT:
Place alternating caps to GND and VDD_25_SUS
in a single line along VTT island.
LAYOUT:
Place alternating caps to GND and VDD_25_SUS
in a single line along VTT island.
1 2
3 4
5 6
7 8
A A
1 2
3 4
5 6
7 8
Micro-Star Int'l Co., Ltd.
DDR Terminations
5
4
3
2
MS-9131
1
5
+1.2V_VLDT
K10
VLDT_1(1)
J11
VLDT_1(2)
H10
VLDT_1(3)
H8
VLDT_1(4)
K14
VLDT_1(5)
J15
VLDT_1(6)
K16
VLDT_1(7)
D D
H0L1_H1L1_CADOUT_H[15..0] 3
H0L1_H1L1_CADOUT_L[15..0] 3
H0L1_H1L1_CLKOUT_H1 3
H0L1_H1L1_CLKOUT_L1 3
C C
H0L1_H1L1_CLKOUT_H0 3
H0L1_H1L1_CLKOUT_L0 3
H0L1_H1L1_CTLOUT_H0 3
H0L1_H1L1_CTLOUT_L0 3
+1.2V_VLDT
C166
0.22u/16V/X7R
B B
A A
H0L1_H1L1_CADOUT_H15
H0L1_H1L1_CADOUT_L15
H0L1_H1L1_CADOUT_H14
H0L1_H1L1_CADOUT_L14
H0L1_H1L1_CADOUT_H13
H0L1_H1L1_CADOUT_L13
H0L1_H1L1_CADOUT_H12
H0L1_H1L1_CADOUT_L12
H0L1_H1L1_CADOUT_H11
H0L1_H1L1_CADOUT_L11
H0L1_H1L1_CADOUT_H10
H0L1_H1L1_CADOUT_L10
H0L1_H1L1_CADOUT_H9
H0L1_H1L1_CADOUT_L9
H0L1_H1L1_CADOUT_H8
H0L1_H1L1_CADOUT_L8
H0L1_H1L1_CADOUT_H7
H0L1_H1L1_CADOUT_L7
H0L1_H1L1_CADOUT_H6
H0L1_H1L1_CADOUT_L6
H0L1_H1L1_CADOUT_H5
H0L1_H1L1_CADOUT_L5
H0L1_H1L1_CADOUT_H4
H0L1_H1L1_CADOUT_L4
H0L1_H1L1_CADOUT_H3
H0L1_H1L1_CADOUT_L3
H0L1_H1L1_CADOUT_H2
H0L1_H1L1_CADOUT_L2
H0L1_H1L1_CADOUT_H1
H0L1_H1L1_CADOUT_L1
H0L1_H1L1_CADOUT_H0
H0L1_H1L1_CADOUT_L0
C176
C129
C136
0.22u/16V/X7R
1000P/50V/X7R
MEM_GPIO1 3,33
1000P/50V/X7R
FROM CPU TO DIMM
MEM_GPIO2 3,33
5
J16
J9
E14
E13
C15
D15
E16
E15
C17
D17
C19
D19
E20
E19
C21
D21
E22
E21
C14
B14
A16
A15
C16
B16
A18
A17
A20
A19
C20
B20
A22
A21
C22
B22
E18
E17
C18
B18
A14
A13
C13
D13
C153
1000P/50V/X7R
+2.5VDUAL
H1_MEMRESET1_L
+2.5VDUAL
VLDT_1(8)
VLDT_1(9)
L1_CADIN_H(15)
L1_CADIN_L(15)
L1_CADIN_H(14)
L1_CADIN_L(14)
L1_CADIN_H(13)
L1_CADIN_L(13)
L1_CADIN_H(12)
L1_CADIN_L(12)
L1_CADIN_H(11)
L1_CADIN_L(11)
L1_CADIN_H(10)
L1_CADIN_L(10)
L1_CADIN_H(9)
L1_CADIN_L(9)
L1_CADIN_H(8)
L1_CADIN_L(8)
L1_CADIN_H(7)
L1_CADIN_L(7)
L1_CADIN_H(6)
L1_CADIN_L(6)
L1_CADIN_H(5)
L1_CADIN_L(5)
L1_CADIN_H(4)
L1_CADIN_L(4)
L1_CADIN_H(3)
L1_CADIN_L(3)
L1_CADIN_H(2)
L1_CADIN_L(2)
L1_CADIN_H(1)
L1_CADIN_L(1)
L1_CADIN_H(0)
L1_CADIN_L(0)
L1_CLKIN_H(1)
L1_CLKIN_L(1)
L1_CLKIN_H(0)
L1_CLKIN_L(0)
L1_CTLIN_H(0)
L1_CTLIN_L(0)
L1_RSVD1
L1_RSVD2
C161
1000P/50V/X7R
R55
X_1K
R51
100K
R54
X_1K
R52
100K
U2E
L1_CADOUT_H(15)
L1_CADOUT_L(15)
L1_CADOUT_H(14)
L1_CADOUT_L(14)
L1_CADOUT_H(13)
L1_CADOUT_L(13)
L1_CADOUT_H(12)
L1_CADOUT_L(12)
L1_CADOUT_H(11)
L1_CADOUT_L(11)
L1_CADOUT_H(10)
L1_CADOUT_L(10)
L1_CADOUT_H(9)
L1_CADOUT_L(9)
L1_CADOUT_H(8)
L1_CADOUT_L(8)
L1_CADOUT_H(7)
L1_CADOUT_L(7)
L1_CADOUT_H(6)
L1_CADOUT_L(6)
L1_CADOUT_H(5)
L1_CADOUT_L(5)
L1_CADOUT_H(4)
L1_CADOUT_L(4)
L1_CADOUT_H(3)
L1_CADOUT_L(3)
L1_CADOUT_H(2)
L1_CADOUT_L(2)
L1_CADOUT_H(1)
L1_CADOUT_L(1)
L1_CADOUT_H(0)
L1_CADOUT_L(0)
L1_CLKOUT_H(1)
L1_CLKOUT_L(1)
L1_CLKOUT_H(0)
L1_CLKOUT_L(0)
L1_CTLOUT_H(0)
L1_CTLOUT_L(0)
SledgeHammer
C134
C160
4.7u/10V-0805
1000P/50V/X7R
+2.5VDIMM_H1 H1_VREF0_DDR
R73
100RST
R66
100RST
U18
1
A
VCC
2
B
3 4
GND Y
SN74LVC1G08DCKR,SC-70
4
H1L1_H0L1_CADOUT_H15
D11
H1L1_H0L1_CADOUT_L15
C11
H1L1_H0L1_CADOUT_H14
E9
H1L1_H0L1_CADOUT_L14
E10
H1L1_H0L1_CADOUT_H13
D9
H1L1_H0L1_CADOUT_L13
C9
H1L1_H0L1_CADOUT_H12
E7
H1L1_H0L1_CADOUT_L12
E8
H1L1_H0L1_CADOUT_H11
E5
H1L1_H0L1_CADOUT_L11
E6
H1L1_H0L1_CADOUT_H10
D5
H1L1_H0L1_CADOUT_L10
C5
H1L1_H0L1_CADOUT_H9
E3
H1L1_H0L1_CADOUT_L9
E4
H1L1_H0L1_CADOUT_H8
D3
H1L1_H0L1_CADOUT_L8
C3
H1L1_H0L1_CADOUT_H7
A11
H1L1_H0L1_CADOUT_L7
A12
H1L1_H0L1_CADOUT_H6
B10
H1L1_H0L1_CADOUT_L6
C10
H1L1_H0L1_CADOUT_H5
A9
H1L1_H0L1_CADOUT_L5
A10
H1L1_H0L1_CADOUT_H4
B8
H1L1_H0L1_CADOUT_L4
C8
H1L1_H0L1_CADOUT_H3
B6
H1L1_H0L1_CADOUT_L3
C6
H1L1_H0L1_CADOUT_H2
A5
H1L1_H0L1_CADOUT_L2
A6
H1L1_H0L1_CADOUT_H1
B4
H1L1_H0L1_CADOUT_L1
C4
H1L1_H0L1_CADOUT_H0
A3
H1L1_H0L1_CADOUT_L0
A4
D7
C7
A7
A8
B12
C12
E11
L1_RSVD3
E12
L1_RSVD4
C602
100u/6.3V/X5R
C222
0.1u C194
C208
C209
1000P/50V/X7R
0.1u
+2.5VDUAL
U19
1
5
A
VCC
2
B
3 4
+2.5VDUAL
5
GND Y
SN74LVC1G32DBVR
4
+1.25VTT_H1
modified on 1/30
H1L1_H0L1_CADOUT_H[15..0] 3
H1L1_H0L1_CADOUT_L[15..0] 3
H1L1_H0L1_CLKOUT_H1 3
H1L1_H0L1_CLKOUT_L1 3
H1L1_H0L1_CLKOUT_H0 3
H1L1_H0L1_CLKOUT_L0 3
H1L1_H0L1_CTLOUT_H0 3
H1L1_H0L1_CTLOUT_L0 3
C212
C487
0.1u
0.1u
H1_MEMRESET_L 16,17
C196
0.1u
0.1u
3
H1_VTT_SENSE 43
+2.5VDIMM_H1
H1_VREF0_DDR
H1_VREF0_DDR
3
H1_MD[127..64] 18
H1_MDQS35 18
H1_MDQS34 18
H1_MDQS33 18
H1_MDQS32 18
H1_MDQS31 18
H1_MDQS30 18
H1_MDQS29 18
H1_MDQS28 18
H1_MDQS27 18
H1_MDQS26 18
H1_MDQS25 18
H1_MDQS24 18
H1_MDQS23 18
H1_MDQS22 18
H1_MDQS21 18
H1_MDQS20 18
H1_MDQS19 18
H1_MDQS18 18
H1_MDQS17 18
H1_MDQS16 18
H1_MDQS15 18
H1_MDQS14 18
H1_MDQS13 18
H1_MDQS12 18
H1_MDQS11 18
H1_MDQS10 18
H1_MDQS9 18
H1_MDQS8 18
H1_MDQS7 18
H1_MDQS6 18
H1_MDQS5 18
H1_MDQS4 18
H1_MDQS3 18
H1_MDQS2 18
H1_MDQS1 18
H1_MDQS0 18
+1.25VTT_H1
R65
49.9RST
R58 42.2RST
R57 42.2RST
+1.25VTT_H1
H1_MD127
H1_MD126
H1_MD125
H1_MD124
H1_MD123
H1_MD122
H1_MD121
H1_MD120
H1_MD119
H1_MD118
H1_MD117
H1_MD116
H1_MD115
H1_MD114
H1_MD113
H1_MD112
H1_MD111
H1_MD110
H1_MD109
H1_MD108
H1_MD107
H1_MD106
H1_MD105
H1_MD104
H1_MD103
H1_MD102
H1_MD101
H1_MD100
H1_MD99
H1_MD98
H1_MD97
H1_MD96
H1_MD95
H1_MD94
H1_MD93
H1_MD92
H1_MD91
H1_MD90
H1_MD89
H1_MD88
H1_MD87
H1_MD86
H1_MD85
H1_MD84
H1_MD83
H1_MD82
H1_MD81
H1_MD80
H1_MD79
H1_MD78
H1_MD77
H1_MD76
H1_MD75
H1_MD74
H1_MD73
H1_MD72
H1_MD71
H1_MD70
H1_MD69
H1_MD68
H1_MD67
H1_MD66
H1_MD65
H1_MD64
AC19
AC18
AG24
AH25
AG26
AH27
AH24
AG27
AH29
AD26
AD27
AC26
AD28
AC27
AG25
AG28
AC28
AD29
AE19
J19
H19
F20
G19
AE18
F21
AF18
AF19
AF17
AE16
F22
AF22
AF23
AF25
AJ26
AF26
AF28
AE29
AJ29
AE27
AA26
AA28
AB29
AA27
Y27
Y28
V28
U26
Y26
W27
V27
U27
P28
N29
M26
L28
P27
P26
M27
L27
K29
K27
H28
G29
L26
J28
H27
H26
F27
F26
D29
D27
G27
F28
E27
C27
C26
E25
D24
F23
E26
F25
E24
G23
R27
AF27
AB27
W29
N27
J27
E29
F24
R28
AF24
V26
M28
J26
E28
D25
U31
AJ25
AJ30
AA31
M30
H30
C30
B25
T31
AL25
AL29
AE31
Y29
M29
H29
C29
C25
VTT1
VTT2
VTT3
VTT4
VTT5
VTT6
VTT7
VTT8
VTT9
VTT10
VTT_SENSE
MEMZN
MEMZP
MEMVREF0
MEMVREF1
MEMDATA(127)
MEMDATA(126)
MEMDATA(125)
MEMDATA(124)
MEMDATA(123)
MEMDATA(122)
MEMDATA(121)
MEMDATA(120)
MEMDATA(119)
MEMDATA(118)
MEMDATA(117)
MEMDATA(116)
MEMDATA(115)
MEMDATA(114)
MEMDATA(113)
MEMDATA(112)
MEMDATA(111)
MEMDATA(110)
MEMDATA(109)
MEMDATA(108)
MEMDATA(107)
MEMDATA(106)
MEMDATA(105)
MEMDATA(104)
MEMDATA(103)
MEMDATA(102)
MEMDATA(101)
MEMDATA(100)
MEMDATA(99)
MEMDATA(98)
MEMDATA(97)
MEMDATA(96)
MEMDATA(95)
MEMDATA(94)
MEMDATA(93)
MEMDATA(92)
MEMDATA(91)
MEMDATA(90)
MEMDATA(89)
MEMDATA(88)
MEMDATA(87)
MEMDATA(86)
MEMDATA(85)
MEMDATA(84)
MEMDATA(83)
MEMDATA(82)
MEMDATA(81)
MEMDATA(80)
MEMDATA(79)
MEMDATA(78)
MEMDATA(77)
MEMDATA(76)
MEMDATA(75)
MEMDATA(74)
MEMDATA(73)
MEMDATA(72)
MEMDATA(71)
MEMDATA(70)
MEMDATA(69)
MEMDATA(68)
MEMDATA(67)
MEMDATA(66)
MEMDATA(65)
MEMDATA(64)
MEMDQS(35)
MEMDQS(34)
MEMDQS(33)
MEMDQS(32)
MEMDQS(31)
MEMDQS(30)
MEMDQS(29)
MEMDQS(28)
MEMDQS(27)
MEMDQS(26)
MEMDQS(25)
MEMDQS(24)
MEMDQS(23)
MEMDQS(22)
MEMDQS(21)
MEMDQS(20)
MEMDQS(19)
MEMDQS(18)
MEMDQS(17)
MEMDQS(16)
MEMDQS(15)
MEMDQS(14)
MEMDQS(13)
MEMDQS(12)
MEMDQS(11)
MEMDQS(10)
MEMDQS(9)
MEMDQS(8)
MEMDQS(7)
MEMDQS(6)
MEMDQS(5)
MEMDQS(4)
MEMDQS(3)
MEMDQS(2)
MEMDQS(1)
MEMDQS(0)
U2B
MEMCLK_UP_H(3)
MEMCLK_UP_L(3)
MEMCLK_UP_H(2)
MEMCLK_UP_L(2)
MEMCLK_UP_H(1)
MEMCLK_UP_L(1)
MEMCLK_UP_H(0)
MEMCLK_UP_L(0)
MEMCLK_LO_H(3)
MEMCLK_LO_L(3)
MEMCLK_LO_H(2)
MEMCLK_LO_L(2)
MEMCLK_LO_H(1)
MEMCLK_LO_L(1)
MEMCLK_LO_H(0)
MEMCLK_LO_L(0)
SledgeHammer
MEMCKE_UP
MEMCKE_LO
RSVD_MA(15)
RSVD_MA(14)
MEMADD(13)
MEMADD(12)
MEMADD(11)
MEMADD(10)
MEMADD(9)
MEMADD(8)
MEMADD(7)
MEMADD(6)
MEMADD(5)
MEMADD(4)
MEMADD(3)
MEMADD(2)
MEMADD(1)
MEMADD(0)
MEMDATA(63)
MEMDATA(62)
MEMDATA(61)
MEMDATA(60)
MEMDATA(59)
MEMDATA(58)
MEMDATA(57)
MEMDATA(56)
MEMDATA(55)
MEMDATA(54)
MEMDATA(53)
MEMDATA(52)
MEMDATA(51)
MEMDATA(50)
MEMDATA(49)
MEMDATA(48)
MEMDATA(47)
MEMDATA(46)
MEMDATA(45)
MEMDATA(44)
MEMDATA(43)
MEMDATA(42)
MEMDATA(41)
MEMDATA(40)
MEMDATA(39)
MEMDATA(38)
MEMDATA(37)
MEMDATA(36)
MEMDATA(35)
MEMDATA(34)
MEMDATA(33)
MEMDATA(32)
MEMDATA(31)
MEMDATA(30)
MEMDATA(29)
MEMDATA(28)
MEMDATA(27)
MEMDATA(26)
MEMDATA(25)
MEMDATA(24)
MEMDATA(23)
MEMDATA(22)
MEMDATA(21)
MEMDATA(20)
MEMDATA(19)
MEMDATA(18)
MEMDATA(17)
MEMDATA(16)
MEMDATA(15)
MEMDATA(14)
MEMDATA(13)
MEMDATA(12)
MEMDATA(11)
MEMDATA(10)
MEMDATA(9)
MEMDATA(8)
MEMDATA(7)
MEMDATA(6)
MEMDATA(5)
MEMDATA(4)
MEMDATA(3)
MEMDATA(2)
MEMDATA(1)
MEMDATA(0)
MEMRESET_L
MEMBANK(1)
MEMBANK(0)
MEMRAS_L
MEMCAS_L
MEMWE_L
MEMCHECK(15)
MEMCHECK(14)
MEMCHECK(13)
MEMCHECK(12)
MEMCHECK(11)
MEMCHECK(10)
MEMCHECK(9)
MEMCHECK(8)
MEMCHECK(7)
MEMCHECK(6)
MEMCHECK(5)
MEMCHECK(4)
MEMCHECK(3)
MEMCHECK(2)
MEMCHECK(1)
MEMCHECK(0)
MEMCS_L(7)
MEMCS_L(6)
MEMCS_L(5)
MEMCS_L(4)
MEMCS_L(3)
MEMCS_L(2)
MEMCS_L(1)
MEMCS_L(0)
2
G20
G21
AE21
AE20
H1_MEMCLK_H2
L24
H1_MEMCLK_L2
L25
H1_MEMCLK_H0
R23
H1_MEMCLK_L0
T23
H23
J23
AD21
AD20
H1_MEMCLK_H3
Y23
H1_MEMCLK_L3
AA23
H1_MEMCLK_H1
U25
H1_MEMCLK_L1
U24
H24
H25
V23
M23
AE23
J24
J25
V24
K23
L23
K25
M25
M24
N25
N23
P23
T25
V25
AJ24
AK25
AK27
AJ27
AL24
AK24
AL26
AL27
AJ28
AK30
AJ31
AG29
AL28
AK28
AH31
AG30
AG31
AF30
AD31
AC30
AF29
AF31
AD30
AC29
AB31
AA29
Y31
W31
AC31
AA30
Y30
V29
P31
M31
L30
L29
P29
N31
L31
K31
J30
J29
G31
F29
J31
H31
F31
F30
D31
C31
B30
C28
E31
E30
A29
B28
B27
A26
C24
A24
A28
A27
A25
B24
H1_MEMRESET1_L
G25
W25
W23
H1_-MSRASA
Y25
H1_-MSCASA
AA25
Y24
H1_MEMCHECK15
U28
H1_MEMCHECK14
T29
H1_MEMCHECK13
P24
H1_MEMCHECK12
P25
H1_MEMCHECK11
T27
H1_MEMCHECK10
R26
H1_MEMCHECK9
R25
H1_MEMCHECK8
R24
H1_MEMCHECK7
V30
H1_MEMCHECK6
U29
H1_MEMCHECK5
R30
H1_MEMCHECK4
P30
H1_MEMCHECK3
V31
H1_MEMCHECK2
U30
H1_MEMCHECK1
R29
H1_MEMCHECK0
R31
AD23
AE25
AD24
AD25
AC24
AC25
AB25
AA24
2
H1_MCKEUP
H1_MCKELO
H1_MAA13
H1_MAA12
H1_MAA11
H1_MAA10
H1_MAA9
H1_MAA8
H1_MAA7
H1_MAA6
H1_MAA5
H1_MAA4
H1_MAA3
H1_MAA2
H1_MAA1
H1_MAA0
H1_MD63
H1_MD62
H1_MD61
H1_MD60
H1_MD59
H1_MD58
H1_MD57
H1_MD56
H1_MD55
H1_MD54
H1_MD53
H1_MD52
H1_MD51
H1_MD50
H1_MD49
H1_MD48
H1_MD47
H1_MD46
H1_MD45
H1_MD44
H1_MD43
H1_MD42
H1_MD41
H1_MD40
H1_MD39
H1_MD38
H1_MD37
H1_MD36
H1_MD35
H1_MD34
H1_MD33
H1_MD32
H1_MD31
H1_MD30
H1_MD29
H1_MD28
H1_MD27
H1_MD26
H1_MD25
H1_MD24
H1_MD23
H1_MD22
H1_MD21
H1_MD20
H1_MD19
H1_MD18
H1_MD17
H1_MD16
H1_MD15
H1_MD14
H1_MD13
H1_MD12
H1_MD11
H1_MD10
H1_MD9
H1_MD8
H1_MD7
H1_MD6
H1_MD5
H1_MD4
H1_MD3
H1_MD2
H1_MD1
H1_MD0
H1_-MCS3
H1_-MCS2
H1_-MCS1
H1_-MCS0
H1_MEMCLK_H2 17
H1_MEMCLK_L2 17
H1_MEMCLK_H0 16
H1_MEMCLK_L0 16
H1_MEMCLK_H3 17
H1_MEMCLK_L3 17
H1_MEMCLK_H1 16
H1_MEMCLK_L1 16
H1_MCKEUP 18
H1_MCKELO 18
H1_MAA13 18
H1_MAA12 18
H1_MAA11 18
H1_MAA10 18
H1_MAA9 18
H1_MAA8 18
H1_MAA7 18
H1_MAA6 18
H1_MAA5 18
H1_MAA4 18
H1_MAA3 18
H1_MAA2 18
H1_MAA1 18
H1_MAA0 18
H1_MD[63..0] 18
H1_MEMBAKA1 18
H1_MEMBAKA0 18
H1_-MSRASA 18
H1_-MSCASA 18
H1_-MSWEA 18
H1_MEMCHECK15 18
H1_MEMCHECK14 18
H1_MEMCHECK13 18
H1_MEMCHECK12 18
H1_MEMCHECK11 18
H1_MEMCHECK10 18
H1_MEMCHECK9 18
H1_MEMCHECK8 18
H1_MEMCHECK7 18
H1_MEMCHECK6 18
H1_MEMCHECK5 18
H1_MEMCHECK4 18
H1_MEMCHECK3 18
H1_MEMCHECK2 18
H1_MEMCHECK1 18
H1_MEMCHECK0 18
H1_-MCS3 18
H1_-MCS2 18
H1_-MCS1 18
H1_-MCS0 18
1
H1_MEMCLK_H0
R578
120RST
H1_MEMCLK_L0
H1_MEMCLK_H1
R579
120RST
H1_MEMCLK_L1
H1_MEMCLK_H2
R77
120RST
H1_MEMCLK_L2
H1_MEMCLK_H3
R78
120RST
H1_MEMCLK_L3
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
CPU1_K8 DDR & HT
Size Document Number Rev
MS-9131
Date: Sheet of
1
12 53 Thursday, March 25, 2004
0A C
5
LAYOUT:
Route VDDA trace approx. 50 mils wide
D D
C C
B B
A A
(use 2x25 mil traces to exit ball) and 500 mils long.
FB6 180nH/1210
+2.5VPLL
+1.2V_VLDT
H1_COREFB_H 49
CLKIN1_H
R577
169RST
CLKIN1_L
Modified 9/11
5
H1_COREFB_L 49
H1_SCANCLK1 50
H1_SCANCLK2 50
H1_SCANEN 50
H1_SSENA 50
H1_SSENB 50
RESET_CPU1_L 4,32
HTSTOP_CPU1_L 32
+2.5VDIMM_H1
CPUCLK1_H 19
CPUCLK1_L 19
TRST_L 4,50
H1_TDI 50
PG_CPU1 44
R30 82
TMS 4,50
TCK 4,50
H1_DBREQ_L 50
R33 43.2RST
R35 43.2RST
3900P/50V/X7R
C192
C186
3900P/50V/X7R
H1_NC_T3
H1_NC_T4
H1_NC_AF13
H1_NC_AE14
4
H1_VDDA_2.5
CLKIN1_H
CLKIN1_L
H1_NC_G14
H1_NC_H14
H1_DBREQ_L
4
G16
H16
G14
H14
AE6
AE7
AD7
AF7
AE10
AE11
AF11
AE13
AE12
AF13
AF15
AE14
G12
F12
AG1
AH2
AJ2
AA6
AC6
C1
D2
C2
E1
D1
L7
L6
K7
J7
T3
T4
L8
K8
J6
H9
N6
VDDA1
VDDA2
VDDA3
L0_REF1
L0_REF0
COREFB_H
COREFB_L
CORESENSE_H
CLKIN_H
CLKIN_L
BYPASSCLK_H
BYPASSCLK_L
TMS
TCK
TRST_L
TDI
DBREQ_L
SCANCLK1
SCANCLK2
SCANEN
SCANSHIFTEN
SCANSHIFTENB
SCANIN_H
SCANIN_L
SINGLECHAIN
PLLCHRZ_H
PLLCHRZ_L
DCLKTWO
BURNIN_L
RESET_L
LDTSTOP_L
PWROK
FREE7
FREE11
FREE15
FREE12
FREE21
FREE1
FREE3
SledgeHammer
U2C
THERMTRIP_L
THERMDA
THERMDC
VID(4)
VID(3)
VID(2)
VID(1)
VID(0)
BP(3)
BP(2)
BP(1)
BP(0)
FBCLKOUT_H
FBCLKOUT_L
TDO
DBRDY
SCANOUT_H
SCANOUT_L
TSTOUT
ANALOG3
ANALOG2
ANALOG1
ANALOG0
RSVD_SMBUSC
RSVD_SMBUSD
AE15
AJ1
AH1
G9
F9
G10
H11
G11
H13
G6
F7
H12
H1_FBCLKOUT_H
G18
H18
H1_FBCLKOUT_L
AE8
G8
H1_DBRDY
V5
U5
H7
U2_T7
T7
U2_W6
W6
U2_R6
R6
U2_U6
U6
AF9
AE9
3
THERMTRIP_CPU1_L 33
THERMDA_CPU2 38
VTIN_GND 4,38
H1_VID4 46,49
H1_VID3 46,49
H1_VID2 46,49
H1_VID1 46,49
H1_VID0 46,49
H1_BP3 50
H1_BP2 50
H1_BP1 50
H1_BP0 50
R62
80.6RST
H1_TDO 50
H1_DBRDY 50
U2_R6
U2_T7
U2_W6
U2_U6
RN28
510_8P4R
1 2
3 4
5 6
7 8
2
H1_VDDA_2.5
C114
C131
C130
4.7u/6.3V/X5R-0805
LAYOUT:
Route FBCLKOUT_H/L differentially with
20/8/5/8/20 spacing and trace width.
STRAPPINGS
H1_NC_G14
H1_NC_AF13
H1_NC_AE14
H1_SCANEN
H1_SSENB
H1_SCANCLK1
H1_SCANCLK2
H1_SSENA
H1_BP0
H1_NC_H14
H1_BP1
H1_NC_T4
H1_NC_T3
3300p/50V/X7R
1000P/50V/X7R
R27 820
modified on 3/12
RN29
680_8P4R
RN30
680_8P4R
R38 820
R29 680
R37 49.9RST
R34
49.9RST
C132
0.22u/16V
+2.5VDIMM_H1
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
+1.2V_VLDT
1
C115
100u/6.3V/X5R
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
CPU1_K8 HDT & MISC
Size Document Number Rev
MS-9131
3
2
Date: Sheet of
13 53 Thursday, March 25, 2004
1
0A B
5
4
3
2
1
+1.2V_VLDT
U2A
D D
C121
4.7u/35V-1206
C C
B B
N7
VLDT_0(1)
R7
VLDT_0(2)
U7
VLDT_0(3)
W7
VLDT_0(4)
M8
VLDT_0(5)
P8
VLDT_0(6)
AA7
VLDT_0(7)
V8
VLDT_0(8)
Y8
VLDT_0(9)
R5
L0_CADIN_H(15)
T5
L0_CADIN_L(15)
P3
L0_CADIN_H(14)
P4
L0_CADIN_L(14)
N5
L0_CADIN_H(13)
P5
L0_CADIN_L(13)
M3
L0_CADIN_H(12)
M4
L0_CADIN_L(12)
K3
L0_CADIN_H(11)
K4
L0_CADIN_L(11)
J5
L0_CADIN_H(10)
K5
L0_CADIN_L(10)
H3
L0_CADIN_H(9)
H4
L0_CADIN_L(9)
G5
L0_CADIN_H(8)
H5
L0_CADIN_L(8)
R3
L0_CADIN_H(7)
R2
L0_CADIN_L(7)
N1
L0_CADIN_H(6)
P1
L0_CADIN_L(6)
N3
L0_CADIN_H(5)
N2
L0_CADIN_L(5)
L1
L0_CADIN_H(4)
M1
L0_CADIN_L(4)
J1
L0_CADIN_H(3)
K1
L0_CADIN_L(3)
J3
L0_CADIN_H(2)
J2
L0_CADIN_L(2)
G1
L0_CADIN_H(1)
H1
L0_CADIN_L(1)
G3
L0_CADIN_H(0)
G2
L0_CADIN_L(0)
L5
L0_CLKIN_H(1)
M5
L0_CLKIN_L(1)
L3
L0_CLKIN_H(0)
L2
L0_CLKIN_L(0)
R1
L0_CTLIN_H(0)
T1
L0_CTLIN_L(0)
L0_CADOUT_H(15)
L0_CADOUT_L(15)
L0_CADOUT_H(14)
L0_CADOUT_L(14)
L0_CADOUT_H(13)
L0_CADOUT_L(13)
L0_CADOUT_H(12)
L0_CADOUT_L(12)
L0_CADOUT_H(11)
L0_CADOUT_L(11)
L0_CADOUT_H(10)
L0_CADOUT_L(10)
L0_CADOUT_H(9)
L0_CADOUT_L(9)
L0_CADOUT_H(8)
L0_CADOUT_L(8)
L0_CADOUT_H(7)
L0_CADOUT_L(7)
L0_CADOUT_H(6)
L0_CADOUT_L(6)
L0_CADOUT_H(5)
L0_CADOUT_L(5)
L0_CADOUT_H(4)
L0_CADOUT_L(4)
L0_CADOUT_H(3)
L0_CADOUT_L(3)
L0_CADOUT_H(2)
L0_CADOUT_L(2)
L0_CADOUT_H(1)
L0_CADOUT_L(1)
L0_CADOUT_H(0)
L0_CADOUT_L(0)
L0_CLKOUT_H(1)
L0_CLKOUT_L(1)
L0_CLKOUT_H(0)
L0_CLKOUT_L(0)
L0_CTLOUT_H(0)
L0_CTLOUT_L(0)
V4
V3
Y5
W5
Y4
Y3
AB5
AA5
AD5
AC5
AD4
AD3
AF5
AE5
AF4
AF3
V1
U1
W2
W3
Y1
W1
AA2
AA3
AC2
AC3
AD1
AC1
AE2
AE3
AF1
AE1
AB4
AB3
AB1
AA1
U2
U3
4.7u/35V-1206
SledgeHammer
C123
+1.2V_VLDT
AB10
AC11
AD10
AD8
AB14
AC15
AB16
AC16
AC9
AG11
AG12
AJ10
AH10
AG9
AG10
AJ8
AH8
AJ6
AH6
AG5
AG6
AJ4
AH4
AG3
AG4
AJ11
AK11
AL9
AL10
AJ9
AK9
AL7
AL8
AL5
AL6
AJ5
AK5
AL3
AL4
AJ3
AK3
AG7
AG8
AJ7
AK7
AL11
AL12
AJ12
AH12
VLDT_2(1)
VLDT_2(2)
VLDT_2(3)
VLDT_2(4)
VLDT_2(5)
VLDT_2(6)
VLDT_2(7)
VLDT_2(8)
VLDT_2(9)
L2_CADIN_H(15)
L2_CADIN_L(15)
L2_CADIN_H(14)
L2_CADIN_L(14)
L2_CADIN_H(13)
L2_CADIN_L(13)
L2_CADIN_H(12)
L2_CADIN_L(12)
L2_CADIN_H(11)
L2_CADIN_L(11)
L2_CADIN_H(10)
L2_CADIN_L(10)
L2_CADIN_H(9)
L2_CADIN_L(9)
L2_CADIN_H(8)
L2_CADIN_L(8)
L2_CADIN_H(7)
L2_CADIN_L(7)
L2_CADIN_H(6)
L2_CADIN_L(6)
L2_CADIN_H(5)
L2_CADIN_L(5)
L2_CADIN_H(4)
L2_CADIN_L(4)
L2_CADIN_H(3)
L2_CADIN_L(3)
L2_CADIN_H(2)
L2_CADIN_L(2)
L2_CADIN_H(1)
L2_CADIN_L(1)
L2_CADIN_H(0)
L2_CADIN_L(0)
L2_CLKIN_H(1)
L2_CLKIN_L(1)
L2_CLKIN_H(0)
L2_CLKIN_L(0)
L2_CTLIN_H(0)
L2_CTLIN_L(0)
L2_RSVD1
L2_RSVD2
U2F
SledgeHammer
L2_CADOUT_H(15)
L2_CADOUT_L(15)
L2_CADOUT_H(14)
L2_CADOUT_L(14)
L2_CADOUT_H(13)
L2_CADOUT_L(13)
L2_CADOUT_H(12)
L2_CADOUT_L(12)
L2_CADOUT_H(11)
L2_CADOUT_L(11)
L2_CADOUT_H(10)
L2_CADOUT_L(10)
L2_CADOUT_H(9)
L2_CADOUT_L(9)
L2_CADOUT_H(8)
L2_CADOUT_L(8)
L2_CADOUT_H(7)
L2_CADOUT_L(7)
L2_CADOUT_H(6)
L2_CADOUT_L(6)
L2_CADOUT_H(5)
L2_CADOUT_L(5)
L2_CADOUT_H(4)
L2_CADOUT_L(4)
L2_CADOUT_H(3)
L2_CADOUT_L(3)
L2_CADOUT_H(2)
L2_CADOUT_L(2)
L2_CADOUT_H(1)
L2_CADOUT_L(1)
L2_CADOUT_H(0)
L2_CADOUT_L(0)
L2_CLKOUT_H(1)
L2_CLKOUT_L(1)
L2_CLKOUT_H(0)
L2_CLKOUT_L(0)
L2_CTLOUT_H(0)
L2_CTLOUT_L(0)
L2_RSVD3
L2_RSVD4
AH14
AJ14
AG16
AG15
AH16
AJ16
AG18
AG17
AG20
AG19
AH20
AJ20
AG22
AG21
AH22
AJ22
AL14
AL13
AK15
AJ15
AL16
AL15
AK17
AJ17
AK19
AJ19
AL20
AL19
AK21
AJ21
AL22
AL21
AH18
AJ18
AL18
AL17
AK13
AJ13
AG13
AG14
A A
Micro-Star Int'l Co., Ltd.
No.69, Li-De St, Jung-He City, Taipei Hsien, Taiwan. http://www.msi.com.tw
Title
CPU1 HT0&HT2
Size Document Number Rev
MS-9131
5
4
3
2
Date: Sheet of
14 53 Thursday, March 25, 2004
1
0A B
5
D D
LAYOUT: Place inside of processor.
4
EMI
LAYOUT:
Place 1 capacitor every 1-1.5" along VDD_CORE perimiter.
3
LAYOUT:
Place 1000pF capacitors between VRM & CPU.
2
1
T22
V22
Y22
AB22
AJ23
AA19
VDDIO6
VDDIO7
VDDIO8
VDDIO9
VDDIO10
VDDIO11
VSS11
VSS12
VSS92
VSS13
VSS14
VSS15
T13V2AB2
AF2
AK2B3AH3G4L4R4V13W4AC4F5D6H6M7
C23
VDDIO12
VSS16
LAYOUT: Place clolse to socket.
E23
K26
T26
AE28
G26
N26
W26
AE26
AG23
K20
D28
K28
T28
VDDIO13
VDDIO14
VDDIO15
VDDIO16
VDDIO17
VDDIO18
VDDIO19
VDDIO20
VDDIO21
VDDIO22
VDDIO23
VDDIO24
VDDIO25
VSS17
VSS18
VSS19
VSS20
VSS21
VSS93
VSS22
VSS23
VSS24
VSS25
VSS26
VSS27
VSS28
AB7Y6AD6
AB28
AH28
AH26
VDDIO26
VDDIO27
VDDIO28
VSS29
VSS30
VSS94
J17
AK6B7F14P7V7Y7M6
G28
VDDIO29
VSS31
N28
W28
VDDIO30
VDDIO31
VSS32
VSS33
AB26
VDDIO32
VSS34
AB20
L21
VDDIO33
VDDIO34
VSS35
VSS36
N21
R21
U21
VDDIO35
VDDIO36
VDDIO37
VSS37
VSS95
VSS38
Y13N8R8U8W8
H22
VDDIO38
VSS39
D26
K22
VDDIO40
VDDIO41
VSS40
VSS41
AA8
A23
U23
AL23
AC21
AD22
VDDIO42
VDDIO43
VDDIO44
VDDIO45
VDDIO47
VDDIO48
VSS42
VSS43
VSS44
VSS45
VSS46
VSS96
AF8F8G17K9AB13M9P9
AB23
AC23
AF20V6AD12H2AA4
VDDIOFB_H
VDDIOFB_L
VDDIO_SENSE
VSS47
VSS48
VSS49
AC22Y9AB9
T9
T18
V18
Y18
K12
F19
N19
R19
U19
W19
D20
AE4
M20
P20
T20
V20
Y20
AK20
B21
AH21
AK4B5AH5K6P6T8AB6
AF6M2F6D8G7
AB8
AK8B9K18L9N9R9T2U9W9
AA9
AB18
AH9
W13
M10
P10
T10
V10Y2Y10
AB12
AF10
F11
L11
N11
R11
U11
W11
AA11
AD2
D12
M12
P12
T12
V12
Y12
AC13
AK12
B13
L13D4N13
R13
U13
AA13
AH13
J13
M14
P14
T14J4V14
Y14
AD14
AF14
F15
L15
N15
R15
U15
W15N4AA15
D16
F18
M16
P16
T16
V16
Y16
AD16
AK16U4B17
L17
N17
R17
U17
W17
AA17
AH17
M18
P18
VDD1
VDD2
VDD3
VDD4
VDD5
VDD7
VDD8
VDD9
VDD10
VDD11
VDD12
VDD13
VDD14
VDD15
VDD16
VDD17
VDD18
VDD19
VDD20
VDD21
VDD22
VDD23
VDD24
VDD25
VDD26
VDD27
VDD28
VDD29
VDD30
VDD31
VDD32
VDD33
VDD34
VDD35
VDD36
VDD37
VDD38
VDD39
VDD40
VDD41
VDD42
VDD43
VDD44
VDD45
VDD46
VDD47
VDD48
VDD49
VDD50
VDD51
VDD52
VDD53
VDD54
VDD55
VDD56
VDD57
VDD58
VDD59
VDD60
VDD61
VDD62
VDD63
VDD64
VDD65
VDD66
VDD67
VDD68
VDD69
VDD70
VDD71
VDD72
VDD73
VDD74
VDD75
VDD76
VDD77
VDD78
VDD79
VDD80
VDD81
VDD82
VDD83
VDD84
VDD85
VDD86
VDD87
VDD88
VDD89
VDD90
VDD91
VDD92
VDD93
VDD94
VDD95
VDD96
VDD97
VDD98
VDD117
VDD118
VSS50
VDD119
VSS51
VSS52
VSS53
VSS54
VSS55
VSS97
VSS56
VSS57
VSS58
VSS59
VSS60
VSS61
VSS62
VSS63
VSS64
VSS98
VSS65
VSS66
VSS67
VSS68
VSS69
VSS70
VSS71
VSS99
VSS72
VSS82
VSS83
VSS84
VSS85
VSS86
VSS87
VSS88
VSS89
VSS101
VSS90
VSS73
VSS74
VSS75
VSS76
VSS77
VSS78
VSS79
VSS80
VSS100
VSS81
VSS102
VSS103
VSS104
VSS105
VSS106
VSS107
VSS108
VSS109
VSS182
VSS110
VSS111
VSS112
VSS113
VSS114
VSS115
VSS116
VSS117
VSS183
VSS118
VSS119
VSS120
VSS121
VSS122
VSS123
VSS124
VSS125
VSS126
VSS184
VSS127
VSS128
VSS129
VSS130
VSS131
VSS132
VSS133
VSS134
VSS135
VSS185
VSS136
VSS137
VSS138
VSS139
VSS140
VSS141
VSS142
VSS143
VSS144
AD9
D10
J10
AD13
L10
N10
R10
U10T6AA10
AC10
AK10
B11
L14
H15J8K11
M11
P11
T11
V11
N14
Y11
AA12
N16
AF12
F13
G15
F10
AD15
K13
U14
M13
AB11
AD11
AH11
G13
J12
N12
R12
U12
R14
W12
W14
AA14
AC14
AH15
AK14
B15
K15
M15
B23
P15
T15
V15
Y15
AB15
D14
J14
H17
G24
L16
R16
U16
W18
AA16
AC17
AF16
F16
K17
N24
M17
P17
T17
V17
Y17
AB17
AD17
D18
VSS186
J18
W24
L18
N18
R18
U18
W10
AA18
AE17
AK18
B19
G30
K19
VSS145
M19
VSS146
T19
VSS147
V19
VSS148
Y19
VSS149
AB19
VSS150
AH19
VSS151
J20
VSS152
L20
VSS153
VSS187
W30
VDD99
VDD100
VDD101
VDD102
VDD103
VDD104
VDD105
VDD106
VDD107
VDD108
VDD109
VDD110
VDD111
VDD112
VDD113
VDD114
VDD115
VSS161
M21
VSS162
AB24
VSS188
P21
VSS163
T21
VSS164
V21
VSS165
Y21
VSS166
AB21
VSS167
D22
VSS168
G22
VSS169
L22
VSS170
N22
VSS171
B26
VDD116
VSS189
VSS172
R22
VSS173
VSS174
VSS175
VSS176
U22
W22
AA22
AE22
AK22
VSS154
VSS155
VSS156
VSS157
VSS158
VSS159
VSS160
N20
R20
U20
W20
AA20
AC20
AF21
K21
VSS177
J22
VSS178
AE24
VSS179
AK26
VSS180
B29
VSS190
AK23
VSS181
K24
VSS191
T24
VSS192
AE30
VSS193
AK29
VSS194
D30
VSS195
K30
VSS196
T30
AG2E2P13
VSS197
AB30
VSS203
VSS202
VSS198
VSS199
AH30
AH7V9L12
W16
D23
AH23
VSS5
VSS91
VSS200
VSS201
VSS1
VSS2
VSS3
VSS4
AC12
C C
L19
W21
AA21
J21
M22
P22
VDDIO1
VDDIO2
VDDIO3
VDDIO4
VDDIO5
VSS6
VSS7
VSS8
VSS9
VSS10
F17
P19
N30F1F2K2P2
B B
A A
Micro-Star Int'l Co., Ltd.
CPU1_K8 POWER & GND
5
4
3
2
MS-9131
1
5
Registered DDR333 SDRAM Sockets
4
3
2
1
Channel A
108
120
148
168223054627796
104
112
128
136
143
156
164
172
1801582
VDD2
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VDDQ3
VDDQ4
VDDQ5
VDDQ6
VDDQ7
VDDQ8
VDDQ9
VDDQ10
VDDQ11
VDDQ12
VDDQ13
VDDQ14
184
PIN
DDR DIMM
SOCKET
SLAVE ADDRESS = 1010000B
VSS0
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
VSS19
3111826344250586674818993
VSS20
100
116
124
132
139
145
152
160
176
VDDID
VDDQ15
CS0#
CS1#
CS2#
CS3#
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2(DU)
CK2#(DU)
NC5
NC(RESET#)
CKE0
CKE1
CAS#
RAS#
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
VSS21
184
A11
A12
A13
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DDR10
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
21
111
H1_DR_-MSCASA
65
H1_DR_-MSRASA
154
97
107
119
129
149
159
169
177
140
H1_DR_MD0
H1_DR_MD1
H1_DR_MD2
H1_DR_MD3
H1_DR_MD4
H1_DR_MD5
H1_DR_MD6
H1_DR_MD7
H1_DR_MD8
H1_DR_MD9
H1_DR_MD10
H1_DR_MD11
H1_DR_MD12
H1_DR_MD13
H1_DR_MD14
H1_DR_MD15
H1_DR_MD16
H1_DR_MD17
H1_DR_MD18
H1_DR_MD19
H1_DR_MD20
H1_DR_MD21
H1_DR_MD22
H1_DR_MD23
H1_DR_MD24
H1_DR_MD25
H1_DR_MD26
H1_DR_MD27
H1_DR_MD28
H1_DR_MD29
H1_DR_MD30
H1_DR_MD31
H1_DR_MD32
H1_DR_MD33
H1_DR_MD34
H1_DR_MD35
H1_DR_MD36
H1_DR_MD37
H1_DR_MD38
H1_DR_MD39
H1_DR_MD40
H1_DR_MD41
H1_DR_MD42
H1_DR_MD43
H1_DR_MD44
H1_DR_MD45
H1_DR_MD46
H1_DR_MD47
H1_DR_MD48
H1_DR_MD49
H1_DR_MD50
H1_DR_MD51
H1_DR_MD52
H1_DR_MD53
H1_DR_MD54
H1_DR_MD55
H1_DR_MD56
H1_DR_MD57
H1_DR_MD58
H1_DR_MD59
H1_DR_MD60
H1_DR_MD61
H1_DR_MD62
H1_DR_MD63
H1_DR_-MSWEA
C315
1000P/50V/X7R
+2.5VDIMM_H1
738467085
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
105
DQ12
106
DQ13
109
DQ14
110
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
114
DQ20
117
DQ21
121
DQ22
123
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
126
DQ28
127
DQ29
131
DQ30
133
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
146
DQ36
147
DQ37
150
DQ38
151
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
153
DQ44
155
DQ45
161
DQ46
162
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
165
DQ52
166
DQ53
170
DQ54
171
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
174
DQ60
175
DQ61
178
DQ62
179
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
101
NC3
102
NC4
VDD0
VDD1
D D
H1_DR_MD[63..0] 17,18
C C
B B
H1_DR_-MSWEA 17,18
DDR9-12_VREF
C314
0.1u
+2.5VDIMM_H1 +2.5VDIMM_H1
H1_DR_MD[127..64] 17,18
H1_DR_-MCS0 18
H1_DR_-MCS1 18
H1_DR_MDQS0 17,18
H1_DR_MDQS1 17,18
H1_DR_MDQS2 17,18
H1_DR_MDQS3 17,18
H1_DR_MDQS4 17,18
H1_DR_MDQS5 17,18
H1_DR_MDQS6 17,18
H1_DR_MDQS7 17,18
H1_DR_MDQS8 17,18
H1_DR_MAA13 17,18
H1_DR_MAA0 17,18
H1_DR_MAA1 17,18
H1_DR_MAA2 17,18
H1_DR_MAA3 17,18
H1_DR_MAA4 17,18
H1_DR_MAA5 17,18
H1_DR_MAA6 17,18
H1_DR_MAA7 17,18
H1_DR_MAA8 17,18
H1_DR_MAA9 17,18
H1_DR_MAA10 17,18
H1_DR_MAA11 17,18
H1_DR_MAA12 17,18
H1_DR_MEMBAKA0 17,18
H1_DR_MEMBAKA1 17,18
DM-SMBCLK_2 17,33
H1_DR_CHECK0 17,18
H1_DR_CHECK1 17,18
H1_DR_CHECK2 17,18
H1_DR_CHECK3 17,18
H1_DR_CHECK4 17,18
H1_DR_CHECK5 17,18
H1_DR_CHECK6 17,18
H1_DR_CHECK7 17,18
H1_MEMCLK_H1 12
H1_MEMCLK_L1 12
H1_MEMRESET_L 12,17
H1_DR_MCKELO 17,18
H1_DR_MCKEUP 17,18
H1_DR_-MSCASA 17,18
H1_DR_-MSRASA 17,18
H1_DR_MDQS9 17,18
H1_DR_MDQS10 17,18
H1_DR_MDQS11 17,18
H1_DR_MDQS12 17,18
H1_DR_MDQS13 17,18
H1_DR_MDQS14 17,18
H1_DR_MDQS15 17,18
H1_DR_MDQS16 17,18
H1_DR_MDQS17 17,18
+2.5VDIMM_H1
DDR9-12_VREF
DDR9-12_VREF
H1_DR_MD[127..64]
H1_DR_MD64
H1_DR_MD65
H1_DR_MD66
H1_DR_MD67
H1_DR_MD68
H1_DR_MD69
H1_DR_MD70
H1_DR_MD71
H1_DR_MD72
H1_DR_MD73
H1_DR_MD74
H1_DR_MD75
H1_DR_MD76
H1_DR_MD77
H1_DR_MD78
H1_DR_MD79
H1_DR_MD80
H1_DR_MD81
H1_DR_MD82
H1_DR_MD83
H1_DR_MD84
H1_DR_MD85
H1_DR_MD86
H1_DR_MD87
H1_DR_MD88
H1_DR_MD89
H1_DR_MD90
H1_DR_MD91
H1_DR_MD92
H1_DR_MD93
H1_DR_MD94
H1_DR_MD95
H1_DR_MD96
H1_DR_MD97
H1_DR_MD98
H1_DR_MD99
H1_DR_MD100
H1_DR_MD101
H1_DR_MD102
H1_DR_MD103
H1_DR_MD104
H1_DR_MD105
H1_DR_MD106
H1_DR_MD107
H1_DR_MD108
H1_DR_MD109
H1_DR_MD110
H1_DR_MD111
H1_DR_MD112
H1_DR_MD113
H1_DR_MD114
H1_DR_MD115
H1_DR_MD116
H1_DR_MD117
H1_DR_MD118
H1_DR_MD119
H1_DR_MD120
H1_DR_MD121
H1_DR_MD122
H1_DR_MD123
H1_DR_MD124
H1_DR_MD125
H1_DR_MD126
H1_DR_MD127
C300
0.1u
H1_DR_-MSWEA
C301
1000P/50V/X7R
+2.5VDIMM_H1
738467085
VDD0
VDD1
VDD2
2
DQ0
4
DQ1
6
DQ2
8
DQ3
94
DQ4
95
DQ5
98
DQ6
99
DQ7
12
DQ8
13
DQ9
19
DQ10
20
DQ11
105
DQ12
106
DQ13
109
DQ14
110
DQ15
23
DQ16
24
DQ17
28
DQ18
31
DQ19
114
DQ20
117
DQ21
121
DQ22
123
DQ23
33
DQ24
35
DQ25
39
DQ26
40
DQ27
126
DQ28
127
DQ29
131
DQ30
133
DQ31
53
DQ32
55
DQ33
57
DQ34
60
DQ35
146
DQ36
147
DQ37
150
DQ38
151
DQ39
61
DQ40
64
DQ41
68
DQ42
69
DQ43
153
DQ44
155
DQ45
161
DQ46
162
DQ47
72
DQ48
73
DQ49
79
DQ50
80
DQ51
165
DQ52
166
DQ53
170
DQ54
171
DQ55
83
DQ56
84
DQ57
87
DQ58
88
DQ59
174
DQ60
175
DQ61
178
DQ62
179
DQ63
90
WP(NC)
63
WE#
1
VREF
9
NC2
101
NC3
SLAVE ADDRESS = 1010001B
102
NC4
Channel B
108
120
148
168223054627796
VDD3
VDD4
VDD5
VDD6
VDD7
VDD8
VDDQ0
VDDQ1
VDDQ2
VDDQ3
VDDQ4
DDR DIMM
VSS0
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
3111826344250586674818993
VSS10
104
112
128
136
143
156
164
172
VDDQ5
VDDQ6
VDDQ7
VDDQ8
VDDQ9
VDDQ10
VDDQ11
VDDQ12
184
PIN
SOCKET
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
100
116
124
132
139
145
152
1801582
VDDQ13
VDDQ14
VSS19
VSS20
160
VDDID
VDDQ15
A10_AP
CK0(DU)
CK0#(DU)
CK1(CK0)
CK1#(CK0#)
CK2(DU)
CK2#(DU)
NC(RESET#)
VSS21
176
CS0#
CS1#
CS2#
CS3#
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
FETEN
NC5
CKE0
CKE1
CAS#
RAS#
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
184
A11
A12
A13
BA0
BA1
BA2
SCL
SDA
SA0
SA1
SA2
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
VDDSPD
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DDR9
DDRDIMM_184
157
158
71
163
5
14
25
36
56
67
78
86
47
167
48
43
41
130
37
32
125
29
122
27
141
118
115
103
59
52
113
92
91
181
182
183
44
45
49
51
134
135
142
144
16
17
137
138
76
75
173
10
H1_DR_MCKELO
21
H1_DR_MCKEUP
111
H1_DR_-MSCASA
65
H1_DR_-MSRASA
154
97
107
119
129
149
159
169
177
140
H1_DR_-MCS0 18
H1_DR_-MCS1 18
H1_DR_MDQS18 17,18
H1_DR_MDQS19 17,18
H1_DR_MDQS20 17,18
H1_DR_MDQS21 17,18
H1_DR_MDQS22 17,18
H1_DR_MDQS23 17,18
H1_DR_MDQS24 17,18
H1_DR_MDQS25 17,18
H1_DR_MDQS26 17,18
H1_DR_MAA13 17,18
H1_DR_MAA0 17,18
H1_DR_MAA1 17,18
H1_DR_MAA2 17,18
H1_DR_MAA3 17,18
H1_DR_MAA4 17,18
H1_DR_MAA5 17,18
H1_DR_MAA6 17,18
H1_DR_MAA7 17,18
H1_DR_MAA8 17,18
H1_DR_MAA9 17,18
H1_DR_MAA10 17,18
H1_DR_MAA11 17,18
H1_DR_MAA12 17,18
H1_DR_MEMBAKA0 17,18
H1_DR_MEMBAKA1 17,18
DM-SMBCLK_2 17,33
DM-SMBDAT_2 17,33 DM-SMBDAT_2 17,33
+2.5VDIMM_H1
H1_DR_CHECK8 17,18
H1_DR_CHECK9 17,18
H1_DR_CHECK10 17,18
H1_DR_CHECK11 17,18
H1_DR_CHECK12 17,18
H1_DR_CHECK13 17,18
H1_DR_CHECK14 17,18
H1_DR_CHECK15 17,18
H1_MEMCLK_H0 12
H1_MEMCLK_L0 12
H1_MEMRESET_L 12,17
H1_DR_-MSCASA 17,18
H1_DR_-MSRASA 17,18
H1_DR_MDQS27 17,18
H1_DR_MDQS28 17,18
H1_DR_MDQS29 17,18
H1_DR_MDQS30 17,18
H1_DR_MDQS31 17,18
H1_DR_MDQS32 17,18
H1_DR_MDQS33 17,18
H1_DR_MDQS34 17,18
H1_DR_MDQS35 17,18
C284
R90
100RST
0.1u
C282
R88
100RST
A A
5
4
C280
1000P/50V/X7R
0.1u
Title
<Title>
Size Document Number Rev
<Doc> <RevCode>
C
3
2
Date: Sheet of
1
16 53 Thursday, March 25, 2004