![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg1.png)
5
4
3
2
1
Cover Sheet
Callisto K
Block Diagram
Intel LGA775 CPU
D D
MS-7263N1
Version 0A
CPU:
Intel Conroe / PentiumD / Pentium4 / Celeron
System Chipset:
Intel BroadwaterGF - GMCH (North Bridge)
Intel ICH8 - (South Bridge)
On Board Chipset:
BIOS - SPI FLASH (8M)
HD Audio - ALC262
C C
LPC Super I/O - SMSC SCH5017
LAN - Realtek 8110SC
CLOCK Generator - ICSLP505-1
IDE Controller - VT6410 RAID IDE
TPM - SLB9635TT1.2
MS-7263N1
MS-7263-0A
ERP Number
601-7263-
Functiom
Mainboard
Main Memory:
DDR II(667/533) x 2 - Up to 4GB
Expansion Slots (low profile):
B B
PCI-E[x1] Slot x2
PCI Slot x2
Intersil PWM:
Controller: Intersil 6326 4Phase
CLOCK Generator-ICSLP505-1
Intel BroadWater - MCH
DDR II System Memory 1 & 2
DDR II VTT Decoupling & TPM1.2
VGA Connector
Intel ICH8 - PCI & DMI & CPU & IRQ
Intel ICH8 - LPC & ATA & USB & GPIO
Intel ICH8 - POWER
PCI-E[x1] & SATA Slots
LAN-RTL8110SC
VIA VT6410 RAID IDE
HD AUDIO-ALC262
PCI SLOT 1 & 2
USB Connectors
SIO SMSC SCH5017 & FDD
KB/MS/LPT/COM Port /FAN
ATX Connetcor & Front Panel
ACPI CONTROLLER MS7
DIMM/GMCH POWER
1
2
3-5
6
7-10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
VRM11 Intersil 6326 4Phase
28
Model option table
Manual parts
Function
MS-7263-0A
A A
BroadwaterGF+ICH8+RTL8100SC+VT6410,ROHS
5
4
BOM ConfigModel type
Cfg7263-S
ERP BOM No.
GPIO & Jumper Setting
Power MAP
History & L check list
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
Title
Title
Title
COVER SHEET
COVER SHEET
COVER SHEET
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
3
2
Date: Sheet of
MICRO-START INT'L CO.,LTD.
MS-7263N1 0A
MS-7263N1 0A
MS-7263N1 0A
1
29
30
31
32
1 32Friday, January 20, 2006
1 32Friday, January 20, 2006
1 32Friday, January 20, 2006
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg2.png)
Block Diagram
1
VRM 11
Intersil 6326
Intel LGA775 Processor
4-Phase PWM
533/800/1066 MHz
FSB
2 DDR II
DIMM
Analog
Video
Out
RGB
SATA
Broadwater-GF
GMCH
DMI
CL
SATA 0~3
USB
USB Port 0~7
A A
PCI-Express[X1]
PCI EXPRESS
ICH8
DDRII
533/667 MHz
PCI
PCI
(Extender x2)
ALC 262
Audio Codec
HD AUDIO LINK
LPC Bus
LPC Bus
Modules
VT6410
RAID IDE
PCI Slot 1
LAN
RTL8100SB/C(10/100)
TPM 1.2
IDE
PCI Slot 2
SPI
LPC SIO
SMSC
SHC5017
SPI FLASH
Keyboard
Mouse
Floopy
1
SerialParallel
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
MICRO-START INT'L CO.,LTD.
BLOCK DIAGRAM
BLOCK DIAGRAM
BLOCK DIAGRAM
MS-7263N1
MS-7263N1
MS-7263N1
2 32Friday, January 20, 2006
2 32Friday, January 20, 2006
2 32Friday, January 20, 2006
0A
0A
0A
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg3.png)
5
4
3
2
1
AN3
AN4
DBR#
VCC_SENSE
D14#
D13#
D12#D8D11#
B12
C11
H_D#11
H_D#13
H_D#12
R77 X_1KR1%0402R77 X_1KR1%0402
12
C60
C60
X_C22U16Y1210-RH
X_C22U16Y1210-RH
VSS_CPU_SENSE
VCC_CPU_SENSE
AN5
AN6
AJ3
AK3
ITP_CLK1
ITP_CLK0
VSS_SENSE
VSS_MB_REGULATION
VCC_MB_REGULATION
D10#
D9#
D8#
D7#A7D6#B7D5#B6D4#A5D3#C6D2#A4D1#C5D0#
B10
A11
A10
H_D#7
H_D#9
H_D#6
H_D#8
H_D#5
H_D#10
R45 0R0603R45 0R0603
R42 0R0603R42 0R0603
VID7
VID6
VID3
VID4
VID5
AM5
AL4
AK4
AL6
AM7
VID6#
VID5#
VID4#
VID3#
VID_SELECT
GTLREF0
RSVD#AM7
GTLREF1
GTLREF_SEL
GTLREF2
TESTHI12
TESTHI11
TESTHI10
FORCEPH
RSVD#G6
ADSTB1#
ADSTB0#
DSTBP3#
DSTBP2#
DSTBP1#
DSTBP0#
DSTBN3#
DSTBN2#
DSTBN1#
DSTBN0#
LINT1/NMI
LINT0/INTR
B4
H_D#0
H_D#3
H_D#4
H_D#2
H_D#1
CPU SIGNAL BLOCK
H_A#[3..35](7)
D D
U8A
H_DBI#[0..3](7)
H_IERR#(4)
H_FERR#(4,14)
H_STPCLK#(14)
H_INIT#(14)
H_DBSY#(7)
H_DRDY#(7)
H_TRDY#(7)
H_ADS#(7)
H_LOCK#(7)
H_BNR#(7)
H_HIT#(7)
TRMTRIP#(4,14)
H_PROCHOT#(4,28)
VTT_OUT_RIGHT
H_D#[0..63](7)
H_HITM#(7)
H_BPRI#(7)
H_DEFER#(7)
H_IGNNE#(14)
ICH_H_SMI#(14)
H_A20M#(14)
R79 X_62R0402R79 X_62R0402
H_FSBSEL0(4,6,9)
H_FSBSEL1(4,6,9)
H_FSBSEL2(4,6,9)
H_PWRGD(4,15)
H_CPURST#(4,7)
C C
B B
A A
H_DBI#0
H_DBI#1
H_DBI#2
H_DBI#3
R98 0R0402R98 0R0402
H_TDI
H_TDO
H_TMS
H_TRST#
H_TCK
CPU_TMPA_A
VTIN_GND_C
H_SLP#
H_D#63
H_D#62
H_D#61
H_D#60
H_D#59
H_D#58
H_D#57
H_D#56
H_D#55
H_D#54
A8
G11
D19
C20
F2
AB2
AB3
R3
M3
AD3
P3
H4
B2
C1
E3
D2
C3
C2
D4
E4
G8
G7
AD1
AF1
AC1
AG1
AE1
AL1
AK1
M2
AE8
AL2
N2
P2
K3
L2
AH2
N5
AE6
C9
G10
D16
A20
Y1
V2
AA2
G29
H30
G30
N1
G23
B22
A22
A19
B19
B21
C21
B18
A17
B16
C18
U8A
DBI0#
DBI1#
DBI2#
DBI3#
EDRDY#
IERR#
MCERR#
FERR#/PBE#
STPCLK#
BINIT#
INIT#
RSP#
DBSY#
DRDY#
TRDY#
ADS#
LOCK#
BNR#
HIT#
HITM#
BPRI#
DEFER#
TDI
TDO
TMS
TRST#
TCK
THERMDA
THERMDC
THERMTRIP#
GND/SKTOCC#
PROCHOT#
IGNNE#
SMI#
A20M#
TESTI_13
RSVD#AH2
RESERVED0
RESERVED1
RESERVED2
RESERVED3
RESERVED4
RESERVED5
BOOTSELECT
LL_ID0
LL_ID1
BSEL0
BSEL1
BSEL2
PWRGOOD
RESET#
D63#
D62#
D61#
D60#
D59#
D58#
D57#
D56#
D55#
D54#
H_D#53
B15
H_A#33
H_A#35
H_A#32
H_A#29
H_A#34
H_A#30
H_A#31
AJ6
AJ5
AH5
AH4
AG5
AG4
AG6
A35#
A34#
A33#
A32#
A31#
A30#
D53#
D52#
D51#
D50#
D49#
D48#
D47#
D46#
D45#
D44#
D43#
A14
C14
C15
H_D#51
H_D#52
H_D#50
F21
E22
D17
H_D#49
E21
D20
D22
G22
G21
H_D#47
H_D#45
H_D#46
H_D#48
H_D#42
H_D#43
H_D#44
H_A#22
H_A#28
AF4
A29#
D42#
F20
H_D#41
H_A#21
H_A#23
H_A#19
H_A#25
H_A#26
H_A#27
AF5
AB4
AC5
A28#
A27#
A26#
D41#
D40#
D39#
F18
E19
E18
H_D#40
H_D#39
H_D#38
H_A#18
H_A#24
H_A#20
H_A#17
AB5
AA5
AD6
AA4
AB6
A25#
A24#
A23#
A22#
A21#
A20#Y4A19#Y6A18#W6A17#
D38#
D37#
D36#
D35#
D34#
D33#
D32#
D31#
F17
H_D#37
F15
E16
E15
G17
G18
G16
G15
H_D#34
H_D#33
H_D#30
H_D#35
H_D#31
H_D#36
H_D#32
H_A#13
H_A#16
H_A#14
H_A#15
A16#W5A15#V4A14#V5A13#U4A12#U5A11#T4A10#
D30#
D29#
D28#
D27#
F14
G14
G13
H_D#28
H_D#27
H_D#29
H_D#26
E13
H_A#12
D26#
D13
H_D#25
H_A#10
D25#
D24#
F12
H_D#23
H_D#24 H_A#11
H_A#8
H_A#7
H_A#9
U6
A9#T5A8#R4A7#M4A6#L4A5#M5A4#P6A3#
D23#
D22#
D21#
F11
E10
D10
H_D#22
H_D#20
H_D#21
H_A#3
H_A#6
H_A#4
H_A#5
L5
D20#D7D19#E9D18#F9D17#F8D16#G9D15#
H_D#17
H_D#19
H_D#18
H_D#16
AC2
D11
C12
H_D#15
H_D#14
FP_RST# (15,25)
VCC_VRM_SENSE (28)
VSS_VRM_SENSE (28)
VID[0..7] (28)
VID0
VID1
VID2
AM3
AL5
AM2
VID2#
VID1#
VID0#
AN7
H1
H2
H29
E24
AG3
BPM5#
AF2
BPM4#
AG2
BPM3#
AD2
BPM2#
AJ1
BPM1#
AJ2
BPM0#
G5
PCREQ#
J6
REQ4#
K6
REQ3#
M6
REQ2#
J5
REQ1#
K4
REQ0#
W2
P1
H5
G4
TESTHI9
G3
TESTHI8
F24
TESTHI7
G24
TESTHI6
G26
TESTHI5
G27
TESTHI4
G25
TESTHI3
F25
TESTHI2
W3
TESTHI1
F26
TESTHI0
AK6
G6
G28
BCLK1#
F28
BCLK0#
A3
RS2#
F5
RS1#
B3
RS0#
U3
AP1#
U2
AP0#
F3
BR0#
T2
COMP5
J2
COMP4
R1
COMP3
G2
COMP2
T1
COMP1
A13
COMP0
J17
DP3#
H16
DP2#
H15
DP1#
J16
DP0#
AD5
R6
C17
G19
E12
B9
A16
G20
G12
C8
L1
K1
ZIF-SOCK775-15u-in
ZIF-SOCK775-15u-in
R35
R35
1KR0402
1KR0402
TP_GTLREF_SEL
H_BPM#5
H_BPM#4
H_BPM#3
H_BPM#2
H_BPM#1
H_BPM#0
PECI
H_REQ#4
H_REQ#3
H_REQ#2
H_REQ#1
H_REQ#0
H_TESTHI12
H_TESTHI11
H_TESTHI10
H_TESTHI9
H_TESTHI8
H_TESTHI2_7
H_TESTHI1
H_TESTHI0
RSVD_AK6
H_RS#2
H_RS#1
H_RS#0
H_COMP5
H_COMP4
H_COMP3
H_COMP2
H_COMP1
H_COMP0
VTT_OUT_RIGHT
R131 51R0402R131 51R0402
R130 51R0402R130 51R0402
R76 X_62R0402R76 X_62R0402
R103 X_62R0402R103 X_62R0402
CK_H_CPU# (6)
CK_H_CPU (6)
TP5TP5
TP4TP4
R84 49.9R1%0402R84 49.9R1%0402
R107 49.9R1%0402R107 49.9R1%0402
R95 49.9R1%0402R95 49.9R1%0402
R117 49.9R1%0402R117 49.9R1%0402
R90 49.9R1%0402R90 49.9R1%0402
TP9TP9
TP7TP7
TP8TP8
TP6TP6
H_ADSTB#1 (7)
H_ADSTB#0 (7)
H_DSTBP#3 (7)
H_DSTBP#2 (7)
H_DSTBP#1 (7)
H_DSTBP#0 (7)
H_DSTBN#3 (7)
H_DSTBN#2 (7)
H_DSTBN#1 (7)
H_DSTBN#0 (7)
H_NMI (14)
H_INTR (14)
VRD_VIDSEL (28)
CPU_GTLREF0 (4)
CPU_GTLREF1 (4)
TP10TP10
MCH_GTLREF_CPU (7)
PECI (14)
H_REQ#[0..4] (7)
H_RS#[0..2] (7)
V_FSB_VTT
VTT_OUT_RIGHT (4,5)
VTT_OUT_LEFT (4)
FORCEPH (28)
H_BR#0 (4,7)
VTT_OUT_LEFT (4)
C82
C82
X_C0.1U16Y0402
X_C0.1U16Y0402R137 49.9R1%0402R137 49.9R1%0402
RN6
RN6
8P4R-680R
8P4R-680R
VID2
VID0
VID5
VID4
VID7
VID3
VID6
VID1
RN9 8P4R-51R0402RN9 8P4R-51R0402
H_BPM#0
H_BPM#1
H_BPM#5
H_BPM#3
RN11 8P4R-51R0402RN11 8P4R-51R0402
H_TRST#
H_BPM#4
H_TDO
H_TCK
RN12 8P4R-51R0402RN12 8P4R-51R0402
H_TDI
H_BPM#2
H_TMS
1
3
5
7
8P4R-680R
8P4R-680R
1
3
5
7
1
3
5
7
1
3
5
7
1
3
5
7
RN7
RN7
2
4
6
8
2
4
6
8
2
4
6
8
2
4
6
8
2
4
6
8
VTT_OUT_RIGHT
C65 C0.1U16Y2C65 C0.1U16Y2
C61 C0.1U16Y2C61 C0.1U16Y2
VTT_OUT_RIGHT
PLACE BPM TERMINATION NEAR CPU
RN14 8P4R-51R0402RN14 8P4R-51R0402
H_TESTHI12
H_TESTHI11
H_TESTHI9
H_TESTHI10
H_TESTHI8
H_TESTHI1
H_SLP#
1
3
5
7
R116 51R0402R116 51R0402
R97 51R0402R97 51R0402
R104 51R0402R104 51R0402
2
4
6
8
VTT_OUT_LEFT
C70 C0.1U16Y2C70 C0.1U16Y2
Thermal Sense Select From IC8 or SST
CPU_TMPA_A
VTIN_GND_C
BSEL
1
2
0
0
0
1
0
0
R62 0R0402R62 0R0402
R64 X_0R0402R64 X_0R0402
R63 0R0402R63 0R0402
R65 X_0R0402R65 X_0R0402
FSB FREQUENCY
0
267 MHZ (1067)
0
0
200 MHZ (800)
133 MHZ (533)
1
TABLE
CPU_TMPA (23)
CPU_TMPA_SST (15)
VTIN_GND (23)
VTIN_GND_SST (15)
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
MICRO-START INT'L CO.,LTD.
INTEL LGA775 CPU SIGNAL
INTEL LGA775 CPU SIGNAL
INTEL LGA775 CPU SIGNAL
MS-7263N1
MS-7263N1
MS-7263N1
1
3 32Friday, January 20, 2006
3 32Friday, January 20, 2006
3 32Friday, January 20, 2006
0A
0A
0A
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg4.png)
5
VCCP
AH26
AH25
AH22
AH21
AH19
AH18
AH15
AH14
AH12
AH11
AG9
AG8
AG30
AG29
AG28
AG27
AG26
AG25
AG22
AG21
AG19
AG18
AG15
AG14
AG12
AG11
AF9
AF8
AF22
AF21
U8B
AF19
AF18
AF15
AF14
AF12
AF11
AE23
AE22
AE21
AE19
AE18
AE15
AE14
AE12
AE11
AD30
AD29
AD28
AD27
AD26
AD25
AD24
AD23
AC30
AC29
AC28
AC27
AC26
AC25
AC24
AC23
U8B
VCC#AF19
VCC#AF18
VCC#AF15
VCC#AF14
VCC#AF12
VCC#AF11
AE9
VCC#AE9
VCC#AE23
VCC#AE22
VCC#AE21
VCC#AE19
VCC#AE18
VCC#AE15
VCC#AE14
VCC#AE12
VCC#AE11
AD8
VCC#AD8
VCC#AD30
VCC#AD29
VCC#AD28
VCC#AD27
VCC#AD26
VCC#AD25
VCC#AD24
VCC#AD23
AC8
VCC#AC8
VCC#AC30
VCC#AC29
VCC#AC28
VCC#AC27
VCC#AC26
VCC#AC25
VCC#AC24
VCC#AC23
AB8
VCC#AB8
AA8
VCC#AA8
VCCP
VCC#AF9
VCC#AF8
VCC#AF22
VCC#AF21
VCC#AG12
VCC#AG11
VCC#Y26
VCC#Y27
VCC#Y28
VCC#Y29
VCC#Y30
VCC#Y8
Y8
Y26
Y27
Y28
Y29
Y30
VCC#AG25
VCC#AG22
VCC#AG21
VCC#AG19
VCC#AG18
VCC#AG15
VCC#AG14
VCC#W28
VCC#W29
VCC#W30
VCC#W8W8VCC#Y23
VCC#Y24
VCC#Y25
Y23
Y24
Y25
W28
W29
W30
VCC#AG9
VCC#AG8
VCC#AH14
VCC#AH12
VCC#AH11
VCC#AG30
VCC#AG29
VCC#AG28
VCC#AG27
VCC#AG26
VCC#U28
VCC#U29
VCC#U30
VCC#U8U8VCC#V8V8VCC#W23
VCC#W24
VCC#W25
VCC#W26
VCC#W27
U28
U29
U30
W23
W24
W25
W26
W27
VCC#AH26
VCC#AH25
VCC#AH22
VCC#AH21
VCC#AH19
VCC#AH18
VCC#AH15
VCC#T30
VCC#T8T8VCC#U23
VCC#U24
VCC#U25
VCC#U26
VCC#U27
T30
U23
U24
U25
U26
U27
VCCP
D D
C C
4
AH27
AH28
AH29
AH30
AH8
AH9
AJ11
AJ12
AJ14
AJ15
AJ18
AJ19
AJ21
AJ22
AJ25
AJ26
AJ8
AJ9
AK11
AK12
AK14
AK15
AK18
AK19
AK21
AK22
AK25
AK26
AK8
AK9
AL11
AL12
AL14
AL15
AL18
AL19
VCC#AJ8
VCC#AH8
VCC#AH9
VCC#AJ11
VCC#AJ12
VCC#AJ14
VCC#AJ15
VCC#AH27
VCC#AH28
VCC#AH29
VCC#AH30
VCC#T26
VCC#T27
VCC#T28
VCC#T29
T26
T27
T28
T29
VCC#AJ18
VCC#N30
VCC#N8N8VCC#P8P8VCC#R8R8VCC#T23
VCC#T24
VCC#T25
T23
T24
T25
N30
VCC#AJ9
VCC#AJ19
VCC#AJ21
VCC#AJ22
VCC#AJ25
VCC#AJ26
VCC#AK11
VCC#AK12
VCC#AK14
VCC#AK15
VCC#M28
VCC#M29
VCC#M30
VCC#M8M8VCC#N23
VCC#N24
VCC#N25
VCC#N26
VCC#N27
VCC#N28
VCC#N29
N23
N24
N25
N26
N27
N28
N29
M28
M29
M30
VCC#AK8
VCC#AK9
VCC#AL11
VCC#AL12
VCC#AL14
VCC#AL15
VCC#AK18
VCC#AK19
VCC#AK21
VCC#AK22
VCC#AK25
VCC#AK26
VCC#M24
VCC#M25
VCC#M26
VCC#M27
M23
M24
M25
M26
M27
VCC#AL18
VCC#K25
VCC#K26
VCC#K27
VCC#K28
VCC#K29
VCC#K30
VCC#K8K8VCC#L8L8VCC#M23
K24
K25
K26
K27
K28
K29
K30
3
AL21
AL22
AL25
AL26
AL29
AL30
AL8
AL9
AM11
AM12
AM14
AM15
AM18
AM19
AM21
AM22
AM25
AM26
AM29
AM30
AM8
AM9
AN11
AN12
AN14
AN15
AN18
AN19
AN21
AN22
A23
VCCA
B23
VCC#AL8
VCC#AL19
VCC#AL21
VCC#K24
K23
VCC#AL9
VCC#AL22
VCC#AL25
VCC#AL26
VCC#AL29
VCC#AL30
VCC#AM11
VCC#AM12
VCC#AM14
VCC#AM15
VCC#AM18
VCC#AM19
VCC#J20
VCC#J21
VCC#J22
VCC#J23
VCC#J24
VCC#J25
VCC#J26
VCC#J27
VCC#J28
VCC#J29
VCC#J30
VCC#J8J8VCC#J9J9VCC#K23
J20
J21
J22
J23
J24
J25
J26
J27
J28
J29
J30
VCC#AM8
VCC#AM9
VCC#AN11
VCC#AM21
VCC#AM22
VCC#AM25
VCC#J15
VCC#J18
VCC#J19
J15
J18
J19
VCC#AN12
VCC#AM26
VCC#AM29
VCC#AM30
VCC#AN8
VCC#AN9
VCC#J10
VCC#J11
VCC#J12
VCC#J13
VCC#J14
J10
J11
J12
J13
J14
AN8
AN9
AN30
VCC#AN14
VCC#AN15
VCC#AN18
VCC#AN19
VTT_OUT_RIGHT
VTT_OUT_LEFT
VCC#AN25
VCC#AN26
VCC#AN29
VCC#AN30
AN25
AN26
AN29
ZIF-SOCK775-15u-in
ZIF-SOCK775-15u-in
VSSA
VCC#AN21
VCC#AN22
VCCPLL
VCC-IOPLL
VTT#A25
VTT#A26
VTT#A27
VTT#A28
VTT#A29
VTT#A30
VTT#B25
VTT#B26
VTT#B27
VTT#B28
VTT#B29
VTT#B30
VTT#C25
VTT#C26
VTT#C27
VTT#C28
VTT#C29
VTT#C30
VTT#D25
VTT#D26
VTT#D27
VTT#D28
VTT#D29
VTT#D30
VTTPWRGD
VTT_SEL
RSVD#F29
1122334
D23
C23
A25
A26
A27
A28
A29
A30
B25
B26
B27
B28
B29
B30
C25
C26
C27
C28
C29
C30
D25
D26
D27
D28
D29
D30
AM6
AA1
J1
F27
F29
4
2
H_VCCA
H_VSSA
H_VCCPLL
H_VCCIOPLL
VTT_PWG
VTT_OUT_RIGHT
VTT_OUT_LEFT
1
V_FSB_VTT
V_FSB_VTT
C128 C10U10Y0805C128 C10U10Y0805
C133 C10U10Y0805C133 C10U10Y0805
C139 C10U10Y0805C139 C10U10Y0805
CAPS FOR FSB GENERIC
LGA775 pin AM6 is VTT_PWRGD, But for Conroe,
AM6 is a reserved pin.(VTT_PWRGD didn't exist on Conroe)
VTT_OUT_LEFT
B B
VTT_OUT_LEFT
GTLREF VOLTAGE SHOULD BE
0.63*VTT = 0.756V
R113 124R1%0402R113 124R1%0402
R110 124R1%0402R110 124R1%0402
R115
R115
210R1%0402
210R1%0402
R109
R109
210R1%0402
210R1%0402
CPU_GTLR0
CPU_GTLR1
C77
C77
C1U10X3
C1U10X3
C76
C76
C1U10X3
C1U10X3
R114 10R0402R114 10R0402
R112 10R0402R112 10R0402
C84
C84
C220P16X2
C220P16X2
C83
C83
C220P16X2
C220P16X2
CPU_GTLREF0 (3)
CPU_GTLREF1 (3)
PLACE AT CPU END OF ROUTE
VTT_OUT_RIGHT(3,5)
VTT_OUT_LEFT(3)
A A
VTT_OUT_RIGHT
VTT_OUT_LEFT
R82 X_130R1%0402-LFR82 X_130R1%0402-LF
R80 62R0402R80 62R0402
R100 100R0402R100 100R0402
R118 62R0402R118 62R0402
R28 62R0402R28 62R0402
H_PROCHOT#
H_IERR#
H_PWRGD
H_BR#0
H_CPURST#
H_PROCHOT# (3,28)
H_IERR# (3)
H_PWRGD (3,15)
H_BR#0 (3,7)
H_CPURST# (3,7)
PLACE AT ICH END OF ROUTE
V_FSB_VTT
R321 62R0402R321 62R0402
R330 62R0402R330 62R0402
5
TRMTRIP# (3,14)
H_FERR# (3,14)
4
H_PROCHOT#
PLACE COMPONENTS AS CLOSE AS POSSIBLE TO PROCESSOR SOCKET
TRACE WIDTH TO CAPS MUST BE SMALLER THAN 12MILS
V_FSB_VTT
L5 10U125m_0805L5 10U125m_0805
R134
R134
0R0805
R383
R383
10KR0402
10KR0402
3
0R0805
C115
C115
X_C1U10X3
X_C1U10X3
H_VCCPLL
C136
C136
C10U10Y0805
C10U10Y0805
Q50
Q50
2N3904_SOT23
2N3904_SOT23
C121
C121
C22U6.3X50805
C22U6.3X50805
C141
C141
C0.1U16Y2
C0.1U16Y2
THERM# (15)
C117
C117
C1U10X3
C1U10X3
V_FSB_VTT
V_1P5_ICH
R374
R374
10KR0402
10KR0402
R384
R384
X_0R0402
X_0R0402
L8 10U125m_0805L8 10U125m_0805
CP3 X_COPPERCP3 X_COPPER
1 2
VCC3 VCC3
R373
R373
10KR0402
10KR0402
Q48
Q48
2N3904_SOT23
2N3904_SOT23
VTT_PWRGOOD
H_VCCA
H_VSSA
100mA
100mA
RN27
RN27
1
2
3
4
5
6
7
8
8P4R-470R0402
8P4R-470R0402
H_FSBSEL1
H_FSBSEL2
H_FSBSEL0
2
VID_GD#(26,28)
VTT_PWG SPEC :
High > 0.9V
Low < 0.3V
Trise < 150ns
H_FSBSEL1 (3,6,9)
H_FSBSEL2 (3,6,9)
H_FSBSEL0 (3,6,9)
H_VCCIOPLL
FSBSEL RESISTOR CAN BE REMOVED IF ONLY TEJAS
AND CEDAR MILL ARE SUPPORTED
V_FSB_VTT
VTT_OUT_RIGHT
VCC5_SB
R33 680R0402R33 680R0402
R47
R47
1KR0402
1KR0402
R46 10KR0402R46 10KR0402
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
VTT_PWG
Q6
Q6
2N3904_SOT23
2N3904_SOT23
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
INTEL LGA775 POWER
INTEL LGA775 POWER
INTEL LGA775 POWER
MS-7263N1
MS-7263N1
MS-7263N1
1
C34
C34
X_C1U10X3
X_C1U10X3
4 32Friday, January 20, 2006
4 32Friday, January 20, 2006
4 32Friday, January 20, 2006
0A
0A
0A
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg5.png)
5
4
3
2
1
TP12TP12
VTT_OUT_RIGHT(3,4)
D D
U8C
U8C
A12
VSS#A12
A15
VSS#A15
A18
VSS#A18
A2
VSS#A2
A21
VSS#A21
A24
VSS#A24
A6
VSS#A6
A9
VSS#A9
AA23
VSS#AA23
AA24
VSS#AA24
AA25
VSS#AA25
12
CP15
CP15
X_COPPER
X_COPPER
C C
B B
AA26
AA27
AA28
AA29
AA30
AB23
AB24
AB25
AB26
AB27
AB28
AB29
AB30
AE10
AE13
AE16
AE17
AE20
AE24
AE25
AE26
AE27
AE28
VSS#AA26
VSS#AA27
VSS#AA28
VSS#AA29
AA3
VSS#AA3
VSS#AA30
AA6
VSS#AA6
AA7
VSS#AA7
AB1
VSS#AB1
VSS#AB23
VSS#AB24
VSS#AB25
VSS#AB26
VSS#AB27
VSS#AB28
VSS#AB29
VSS#AB30
AB7
VSS#AB7
AC3
VSS#AC3
AC6
VSS#AC6
AC7
VSS#AC7
AD4
VSS#AD4
AD7
VSS#AD7
VSS#AE10
VSS#AE13
VSS#AE16
VSS#AE17
AE2
VSS#AE2
VSS#AE20
VSS#AE24
VSS#AE25
VSS#AE26
VSS#AE27
VSS#AE28
TP13TP13
R73
R73
R78
R78
49.9R1%0402
49.9R1%0402
49.9R1%0402
49.9R1%0402
R93 51R0402R93 51R0402
R108 51R0402R108 51R0402
R140 24.9R1%0402R140 24.9R1%0402
H_COMP7
H_COMP6
AE3
AE4
D1
D14
E23
COMP6Y3COMP7
RSVD#D1
RSVD#D14
RSVD#AE4
VSS#AE29
VSS#AE30
VSS#AE5
VSS#AE7
VSS#AF10
VSS#AF13
AE5
AE7
AF10
AF13
AF16
AE29
AE30
H_COMP8
E7
F23
F6
B13
IMPSEL#
RSVD#E5E5RSVD#E6E6RSVD#E7
RSVD#F23
RSVD#E23
VSS#AF16
RSVD#B13
VSS#AF17
VSS#AF20
VSS#AF23
VSS#AF24
VSS#AF25
VSS#AF26
VSS#AF27
AF17
AF20
AF23
AF24
AF25
AF26
AF27
AF28
R89 51R0402R89 51R0402
J3
N4
P5
W1
AC4
Y2
W4
V6
V30
V3
V29
V28
MSID[1]V1MSID[0]
VSS#Y7Y7VSS#Y5Y5VSS#Y2
VSS#V7V7VSS#V6
VSS#V3
VSS#W7W7VSS#W4
VSS#V30
RSVD#J3
RSVD#P5
RSVD#N4
RSVD#AC4
VSS#AF28
VSS#AF29
VSS#AF3
VSS#AF30
VSS#AF6
VSS#AF7
VSS#AG10
VSS#AG13
VSS#AG16
VSS#AG17
VSS#AG20
VSS#AG23
VSS#AG24
VSS#AG7
AF3
AF6
AF7
AF29
AF30
AG10
AG7
AG13
AG16
AG17
AG20
AG23
AG24
VSS#V29
VSS#AH1
VSS#AH10
VSS#AH13
VSS#AH16
VSS#AH17
VSS#AH20
VSS#AH23
AH1
AH10
AH13
AH16
AH17
AH20
AH23
AH24
VSS#V28
VSS#AH24
V27
VSS#V27
VSS#AH3
AH3
V26
V25
V24
VSS#V26
VSS#V25
VSS#AH6
VSS#AH7
AH6
AH7
AJ10
CP18 X_COPPERCP18 X_COPPER
1 2
V23
U1
VSS#T7T7VSS#T6T6VSS#T3
VSS#U7U7VSS#U1
VSS#V24
VSS#V23
VSS#AJ10
VSS#AJ13
VSS#AJ16
VSS#AJ17
VSS#AJ20
AJ13
AJ16
AJ17
AJ20
T3
R5
R30
R29
R28
R27
R26
R25
R24
VSS#R7R7VSS#R5
VSS#R30
VSS#R29
VSS#R28
VSS#R27
VSS#R26
VSS#R25
VSS#AJ23
VSS#AJ24
VSS#AJ27
VSS#AJ28
VSS#AJ29
VSS#AJ30
VSS#AJ4
VSS#AJ7
VSS#AK10
VSS#AK13
AJ4
AJ23
AJ7
AJ24
AJ27
AJ28
AJ29
AJ30
AK10
AK13
AK16
2005 Perf FMB 0 0
2005 Value FMB 0 NC
2006 65W FMB 0 NC
R23
R2
P4
P30
P29
P28
P27
P26
P25
P24
P23
VSS#P7P7VSS#P4
VSS#R2
VSS#P30
VSS#P29
VSS#R24
VSS#R23
VSS#AK16
VSS#AK17
VSS#AK2
VSS#AK20
VSS#AK23
VSS#AK24
VSS#AK27
AK2
AK17
AK20
AK23
AK24
AK27
VSS#N7N7VSS#N6N6VSS#N3
VSS#P28
VSS#P27
VSS#P26
VSS#P25
VSS#P24
VSS#P23
VSS#AK28
VSS#AK29
VSS#AK30
VSS#AK5
VSS#AK7
VSS#AL10
VSS#AL13
VSS#AL16
AK5
AK7
AL10
AL13
AK28
AL16
AK29
AK30
N3
M1
L6
L30
L3
L29
L28
L27
VSS#L7L7VSS#L6
VSS#L3
VSS#M7M7VSS#M1
VSS#L30
VSS#L29
VSS#L28
VSS#AL17
VSS#AL20
VSS#AL23
VSS#AL24
VSS#AL27
VSS#AL28
VSS#AL3
VSS#AL7
VSS#AM1
AL3
AL7
AL17
AL20
AM1
AL23
AL24
AL27
AL28
AM10
K2
L26
L25
L24
L23
K5
H14
VSS#J4J4VSS#J7
VSS#K2
VSS#K7K7VSS#K5
VSS#L27
VSS#L26
VSS#L25
VSS#L24
VSS#L23
VSS#AM10
VSS#AM13
VSS#AM16
VSS#AM17
VSS#AM20
VSS#AM23
VSS#AM24
VSS#AM27
AM13
AM16
AM17
AM20
AM23
AM24
AM27
VSS#H3H3VSS#H6H6VSS#H7H7VSS#H8H8VSS#H9
VSS#H25
VSS#H26
VSS#H27
VSS#H28
VSS#AM28
VSS#AM4
VSS#AN1
VSS#AN10
VSS#AN13
VSS#AN16
VSS#AN17
VSS#AN2
VSS#AN20
VSS#AN23
VSS#AN24
AN1
AM4
AM28
AN2
AN10
AN13
AN16
AN17
AN20
AN23
AN24
VSS#H14
H13
VSS#H13
VSS#H17
VSS#H18
VSS#H19
VSS#H20
VSS#H21
VSS#H22
VSS#H23
VSS#H24
VSS#AN27
VSS#AN28
VSS#B1B1VSS#B11
B11
B14
AN27
AN28
VSS#H12
VSS#H11
VSS#H10
VSS#G1
VSS#F7
VSS#F4
VSS#F22
VSS#F19
VSS#F16
VSS#F13
VSS#F10
VSS#E8
VSS#E29
VSS#E28
VSS#E27
VSS#E26
VSS#E25
VSS#E20
VSS#E2
VSS#E17
VSS#E14
VSS#E11
VSS#D9
VSS#D6
VSS#D5
VSS#D3
VSS#D24
VSS#D21
VSS#D18
VSS#D15
VSS#D12
VSS#C7
VSS#C4
VSS#C24
VSS#C22
VSS#C19
VSS#C16
VSS#C13
VSS#C10
VSS#B8
VSS#B5
VSS#B24
VSS#B20
VSS#B17
VSS#B14
ZIF-SOCK775-15u-in
ZIF-SOCK775-15u-in
H12
H11
H10
G1
F7
F4
F22
F19
F16
F13
F10
E8
E29
E28
E27
E26
E25
E20
E2
E17
E14
E11
D9
D6
D5
D3
D24
D21
D18
D15
D12
C7
C4
C24
C22
C19
C16
C13
C10
B8
B5
B24
B20
B17
12
CP19
CP19
X_COPPER
X_COPPER
12
CP23
CP23
X_COPPER
X_COPPER
H17
H18
H19
H20
H21
H22
H23
H24
H25
H26
H27
H28
H9
J7
TP11TP11
MSID1 MSID0
TP3TP3
CPU DECOUPLING CAPACITORS
10u/6.3V/X5R,1206,80/-20%
EC22
EC22
C10U6.3X51206
A A
C10U6.3X51206
EC20
EC20
C10U6.3X51206
C10U6.3X51206
EC32
EC32
C10U6.3X51206
C10U6.3X51206
EC21
EC21
C10U6.3X51206
C10U6.3X51206
EC17
EC17
C10U6.3X51206
C10U6.3X51206
EC31
EC31
C10U6.3X51206
C10U6.3X51206
VCCP VCCPVCCP VCCP
Place these caps within socket cavity
5
EC19
EC19
C10U6.3X51206
C10U6.3X51206
EC27
EC27
C10U6.3X51206
C10U6.3X51206
EC30
EC30
C10U6.3X51206
C10U6.3X51206
4
EC18
EC18
C10U6.3X51206
C10U6.3X51206
EC28
EC28
C10U6.3X51206
C10U6.3X51206
EC29
EC29
C10U6.3X51206
C10U6.3X51206
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
3
2
Date: Sheet of
MICRO-START INT'L CO.,LTD.
INTEL LGA775 GND
INTEL LGA775 GND
INTEL LGA775 GND
0A
0A
MS-7263N1
MS-7263N1
MS-7263N1
1
5 32Friday, January 20, 2006
5 32Friday, January 20, 2006
5 32Friday, January 20, 2006
0A
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg6.png)
5
U16
VDD_CK
D D
C285 C27P50N2C285 C27P50N2
C290 C27P50N2C290 C27P50N2
CK_PWRGD(15)
SMBDATA(15,17,18,23)
C C
SMBCLK(15,17,18,23)
SMBCLK_ISO(11,23,26)
SMBDATA_ISO(11,23,26)
VDD_CLK_IO
IO_VOUT
PLL_XI
Y3
Y3
14.318MHZ32P_D-1-RH
14.318MHZ32P_D-1-RH
PLL_XO
FSB
R255 X_0R0402R255 X_0R0402
R254 X_0R0402R254 X_0R0402
R242 0R0402R242 0R0402
R243 0R0402R243 0R0402
U16
16
VDD
9
VDD48
2
VDDPCI
61
VDDREF
39
VDDSRC
55
VDDCPU
12
VDD96I/O
20
VDDPLL3I/O
26
VDDSRCI/O
45
VDDSRCI/O
36
VDDSRCI/O
49
VIN
48
VOUT
60
X1
59
X2
56
CK_PWRGD/PD#
57
FSLB/TEST_MODE
64
SCLK
63
SDATA
15
GND
19
GND
11
GND48
52
GNDCPU
8
GNDPCI
58
GNDREF
23
GNDSRC
29
GNDSRC
42
GNDSRC
ICS9LP505-1
ICS9LP505-1
4
CPUCLKT0
CPUCLKC0
CPUCLKT1
CPUCLKC1
CPUT2_ITP/SRCT8
CPUC2_ITP/SRCC8
DOTC_96/SRCC0
DOTT_96/SRCT0
SRCCLKT1/SE1
SRCCLKC1/SE2
SRCCLKT2/SATACL
SRCCLKC2/SATACL
SRCCLKT3/CR#_C
SRCCLKC3/CR#_D
SRCCLKT4
SRCCLKC4
PCI_STOP#/SRCT5
CPU_STOP#/SRCC5
SRCCLKT6
SRCCLKC6
SRCCLKT7/CR#_F
SRCCLKC7/CR#_E
SRCCLKT9
SRCCLKC9
SRCCLKT10
SRCCLKC10
SRCCLKT11/CR#_H
SRCCLKC11/CR#_G
PCICLK0/CR#_A
PCICLK1/CR#_B
PCICLK2/LTE
PCICLK3
PCICLK4/SRC5_EN
PCI_F5/ITP_EN
USB_48MHZ/FSLA
FSLC/TST_SL/REF
54
CPUCLK#
53
MCHCLK
51
MCHCLK#
50
47
46
CK_DOT96
14
CK_DOT96#
13
17
18
CK_PE_SRC2
21
CK_PE_SRC2#
22
24
25
CK_PE_SRC4
27
CK_PE_SRC4#
28
CK_PE_SRC5
38
CK_PE_SRC5#
37
CK_PE_SRC6
41
CK_PE_SRC6#
40
44
43
CK_PE_SRC3
30
CK_PE_SRC3# CK_PE_100M_PCIE1#
31
CK_PE_SRC7
34
CK_PE_SRC7# CK_PE_100M_PCIE2#
35
Don't use SRCCLK11 for diff signal(pin out not pair)
33
32
PCICLK0
1
PCICLK1
3
PCICLK2
4
PCICLK3
5
PCICLK4
6
PCICLK6 ICH_PCLK
7
USB_48M
10
CK_14M
62
C279
C279
C312
X_C10P50N2
X_C10P50N2
C312
X_C10P50N2
X_C10P50N2
R260 0R0402R260 0R0402
R258 0R0402R258 0R0402
R296 1KR0402R296 1KR0402
R244 1KR0402R244 1KR0402
R24733R0402 R24733R0402
R24833R0402 R24833R0402
R24933R0402 R24933R0402
R25033R0402 R25033R0402
R29533R0402 R29533R0402
R30433R0402 R30433R0402
R28633R0402 R28633R0402
R28733R0402 R28733R0402
R28233R0402 R28233R0402
R28333R0402 R28333R0402
R25633R0402 R25633R0402
R25733R0402 R25733R0402
R27333R0402 R27333R0402
R27233R0402 R27233R0402
R26333R0402 R26333R0402
R26133R0402 R26133R0402
R29922R0402 R29922R0402
R27533R0402 R27533R0402
R29733R0402 R29733R0402
R29833R0402 R29833R0402
R28822R0402 R28822R0402
R30033R0402 R30033R0402
R28533R0402 R28533R0402
R30133R0402 R30133R0402
R24633R0402 R24633R0402
R24533R0402 R24533R0402
CK_H_CPUCPUCLK
CK_H_CPU#
CK_H_MCH
CK_H_MCH#
CK_96M_DREF
CK_96M_DREF#
CK_ICHSATA
CK_ICHSATA#
CK_PE_100M_ICH
CK_PE_100M_ICH#
PCI_STOP#
CPU_STOP#
CK_PE_100M_MCH
CK_PE_100M_MCH#
CK_PE_100M_PCIE1
CK_PE_100M_PCIE2
TPM_PCLK
PCI_CLK0
PCI_CLK1
RAIDCLK
SIO_PCLK
PCI_CLK_LAN
CK_48M_USB_ICH
SIO_14
CK_14M_ICH
CK_FSBSEL0
CK_FSBSEL2
3
CK_H_CPU (3)
CK_H_CPU# (3)
CK_H_MCH (7)
CK_H_MCH# (7)
CK_96M_DREF (9)
CK_96M_DREF# (9)
CK_ICHSATA (15)
CK_ICHSATA# (15)
CK_PE_100M_ICH (14)
CK_PE_100M_ICH# (14)
PCI_STOP# (15)
CPU_STOP# (15)
CK_PE_100M_MCH (9)
CK_PE_100M_MCH# (9)
CK_PE_100M_PCIE1 (17)
CK_PE_100M_PCIE1# (17)
CK_PE_100M_PCIE2 (17)
CK_PE_100M_PCIE2# (17)
TPM_PCLK (12)
PCI_CLK0 (21)
PCI_CLK1 (21)
RAIDCLK (19)
SIO_PCLK (23)
PCI_CLK_LAN (18)
ICH_PCLK (14)
CK_48M_USB_ICH (15)
SIO_14 (23)
CK_14M_ICH (15)
2
1
VDD_CK Decoupling
Place near VDD_CK Pins
VDD_CK
C341
C341
C0.1U6.3X2
C0.1U6.3X2
C247
C247
C0.1U6.3X2
C0.1U6.3X2
C303
C303
C0.1U6.3X2
C0.1U6.3X2
C280
C280
C0.1U6.3X2
C0.1U6.3X2
C306
C306
C0.1U6.3X2
C0.1U6.3X2
C310
C310
C0.1U6.3X2
C0.1U6.3X2
C342
C342
C0.1U6.3X2
C0.1U6.3X2
1 2
C277
C277
C0.1U6.3X2
C0.1U6.3X2
1 2
C343
C343
CC0.1U6.3X2
CC0.1U6.3X2
1 2
C281
C281
C0.1U6.3X2
C0.1U6.3X2
1 2
C314
C314
C0.1U6.3X2
C0.1U6.3X2
1 2
C311
C311
C0.1U6.3X2
C0.1U6.3X2
1 2
Trace length less than 0.5inchs
B B
PCICLK4
VDD_CK
R314
VDD_CK & VDD_CLK_IO Power
Reserve for VCC3&VCC3_SB Select
R302
R302
15R0805
15R0805
C276
C276
C273
C273
C10U10Y0805
C10U10Y0805
C0.1U16Y2
C0.1U16Y2
VDD_CK
Q37
Q37
2N3904_SOT23
2N3904_SOT23
FB3 X_80L3_70_0805FB3 X_80L3_70_0805
IO_VOUT
R251 33R0402R251 33R0402
C266
C266
X_C10P50N
A A
FB2 80L3_70_0805FB2 80L3_70_0805
+
+
C299
C299
X_C10U6.3X51206
X_C10U6.3X51206
VDD_CLK_IO
C307
C307
C278
C278
C10U10Y0805
C10U10Y0805
C0.1U16Y2
C0.1U16Y2
C319
C319
C313
C313
C10U10Y0805
C10U10Y0805
C0.1U16Y2
C0.1U16Y2
VCC3VCC3_SB
C315
C315
C308
C308
C10U10Y0805
C10U10Y0805
C0.1U16Y2
C0.1U16Y2
H_FSBSEL0
H_FSBSEL2
VDD_CK VDD_CK
H_FSBSEL2 H_FSBSEL0
R314
X_10KR0402
X_10KR0402
SRC5/SRC5# enable :stuff R314
CPU_STOP#,PCI_STOP# :stuff R289
R313 X_0R0402R313 X_0R0402
R235 X_0R0402R235 X_0R0402
R227
R227
1KR0402
1KR0402
R236
R236
4.7K0402
4.7K0402
Place near VDD_CLK_IO Pins
5
4
R289 10KR0402R289 10KR0402
Q35
Q35
2N3904_SOT23
2N3904_SOT23
Q36
Q36
2N3904_SOT23
2N3904_SOT23
CK_FSBSEL0
CK_FSBSEL2
1KR0402
1KR0402
Q38
Q38
2N3904_SOT23
2N3904_SOT23
4.7K0402
4.7K0402
Q41
Q41
2N3904_SOT23
2N3904_SOT23
3
R308
R308
R315
R315
VDD_CK
R310
R310
R234
R234
47KR0402
R233
R233
R259 10KR0402R259 10KR0402
R311 10KR0402R311 10KR0402
R241 10KR0402R241 10KR0402
2
47KR0402
CK_48M_USB_ICH
R312
R312
33KR0402
33KR0402
47KR0402
47KR0402
CK_14M_ICH
33KR0402
33KR0402
H_FSBSEL1 FSB
H_FSBSEL1(3,4,9)
H_FSBSEL0 USB_48M
H_FSBSEL0(3,4,9)
H_FSBSEL2
H_FSBSEL2(3,4,9)
FSC FSB FSA CPU
Bit7 Bit6 Bit5 MHz
0 0 0 266.66
0 0 1 133.33
0 1 0 200.00
0 1 1 166.66
1 0 0 333.33
1 0 1 100.00
1 1 0 400.00
CK_14M
For EMI Reserver
PCI_CLK0
PCI_CLK1
RAIDCLK
SIO_PCLK
TPM_PCLK
PCI_CLK_LAN
ICH_PCLK
CK_48M_USB_ICH
SIO_14
CK_14M_ICH
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Friday, January 20, 2006
Date: Sheet of
Friday, January 20, 2006
Date: Sheet of
Friday, January 20, 2006
C316 X_C10P25N0402C316 X_C10P25N0402
C334 X_C10P25N0402C334 X_C10P25N0402
C335 X_C10P25N0402C335 X_C10P25N0402
C325 X_C10P25N0402C325 X_C10P25N0402
C332 X_C10P25N0402C332 X_C10P25N0402
C333 X_C10P25N0402C333 X_C10P25N0402
C326 X_C10P25N0402C326 X_C10P25N0402
C331 X_C10P25N0402C331 X_C10P25N0402
C264 X_C10P25N0402C264 X_C10P25N0402X_C10P50N
C263 X_C10P25N0402C263 X_C10P25N0402
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
CLOCK Generator-ICSLP505-1
CLOCK Generator-ICSLP505-1
CLOCK Generator-ICSLP505-1
MS-7263N1
MS-7263N1
MS-7263N1
1
6
6
6
0A
0A
0A
32
32
32
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg7.png)
5
4
3
2
1
V_FSB_VTT
P29
P27
P26
P24
P23
N29
N26
N24
N23
M29
M24
M23
L24
L23
K24
K23
J24
J23
H24
H23
G26
G24
G23
F26
F24
F23
E29
E27
E26
E23
D29
D28
D27
C30
C29
C27
B30
B29
U12A
U12A
J42
L39
J40
L37
L36
K42
N32
N34
M38
N37
M36
R34
N35
N38
U37
N39
R37
P42
R39
V36
R38
U36
U33
R35
V33
V35
Y34
V42
V38
Y36
Y38
Y39
AA37
M34
U34
F40
L35
L38
G43
J37
W40
Y40
W41
T43
Y43
U42
V41
AA42
W42
G39
U40
U41
AA41
U39
R32
U32
AM17
C31
AM18
J13
D23
C25
D25
B25
D24
B24
V_1P25_CORE
HA3#
HA4#
HA5#
HA6#
HA7#
HA8#
HA9#
HA10#
HA11#
HA12#
HA13#
HA14#
HA15#
HA16#
HA17#
HA18#
HA19#
HA20#
HA21#
HA22#
HA23#
HA24#
HA25#
HA26#
HA27#
HA28#
HA29#
HA30#
HA31#
HA32#
HA33#
HA34#
HA35#
HADSTB0#
HADSTB1#
HREQ0#
HREQ1#
HREQ2#
HREQ3#
HREQ4#
HADS#
HTRDY#
HDRDY#
HDEFER#
HITM#
HHIT#
HLOCK#
HBREQ0#
HBNR#
HBPRI#
HDBSY#
HRS0#
HRS1#
HRS2#
HCLKP
HCLKN
PWROK
HCPURST#
RSTIN#
ICH_SYNC#
HRCOMP
HSCOMP
HSCOMP#
HSWING
HDVREF
HAVREF
VTT_1
VTT_2
VTT_3
VTT_4
VTT_5
VTT_6
VTT_7
VTT_8
VTT_9
VTT_10
VTT_11
VTT_12
VTT_13
VTT_14
VTT_15
VTT_16
VTT_17
VTT_18
VTT_19
VTT_20
VTT_21
VTT_22
VTT_23
VTT_24
VTT_25
VTT_26
VTT_27
VTT_28
VTT_29
VTT_30
VTT_31
VCC_1
VCC_2
VCC_3
VCC_4
VCC_5
VCC_6
VCC_7
VCC_8
VCC_9
VCC_10
VCC_11
VCC_12
VCC_13
VCC_14
VCC_15
VCC_16
VCC_17
VCC_18
VCC_19
VCC_20
VCC_21
VCC_22
VCC_23
VCC_24
VCC_25
VCC_26
VCC_27
VCC_28
VCC_29
VCC_30
AJ9
AJ8
AJ7
AJ6
AJ5
AJ4
AJ3
AJ2
AH4
AH2
AH1
AG9
AG8
AG7
AG6
AG5
AG4
AG3
AJ12
AJ11
AJ10
AG13
AG12
AG11
AG10
AG2
AF13
AF12
AF11
AD24
AD22
PLTRST#(14,23)
H_A#3
H_A#4
H_A#5
H_A#6
H_A#7
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16
H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35
H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4
H_RS#0
H_RS#1
H_RS#2
HXRCOMP
HXSCOMP
HXSCOMPB
HXSWING
MCH_GTLREF
H_A#[3..35](3)
D D
H_ADSTB#0(3)
C C
B B
H_ADSTB#1(3)
H_REQ#[0..4](3)
H_ADS#(3)
H_TRDY#(3)
H_DRDY#(3)
H_DEFER#(3)
H_HITM#(3)
H_HIT#(3)
H_LOCK#(3)
H_BR#0(3,4)
H_BNR#(3)
H_BPRI#(3)
H_DBSY#(3)
H_RS#[0..2](3)
CK_H_MCH(6)
CK_H_MCH#(6)
PWRGD_3V(15,26)
H_CPURST#(3,4)
ICH_SYNC#(15)
R176 16.9R1%3R176 16.9R1%3
B28
VTT_32
VTT_33
VTT_34
VTT_35
VTT_36
VTT_37
VTT_38
VCC_31
VCC_32
VCC_80
VCC_34
VCC_35
VCC_36
VCC_37
AC6
AD20
AC25
AC23
AC21
AC19
AC13
V_1P25_CORE
B27
A30
A28
R27
R26
R24
R23
AG19
AG18
AG17
AG15
AG14
AF26
AF25
AF24
AF22
AF20
AF18
AF17
AF15
AF14
AE27
AE26
AE25
AE23
AE21
AE19
AE17
AD27
AD26
AD18
AD17
AD15
AD14
AC27
AC26
AC17
AC15
AC14
AB27
AB26
AB18
AB17
AA27
AA26
VTT_39
VTT_40
VTT_41
VTT_42
VTT_43
VTT_44
VTT_45
VTT_46
VCC_84
VCC_85
VCC_86
VCC_87
VCC_88
VCC_89
VCC_90
VCC_91
VCC_93
VCC_94
VCC_95
VCC_96
VCC_97
VCC_98
VCC_99
VCC_100
VCC_101
VCC_102
VCC_103
VCC_104
VCC_105
VCC_106
VCC_107
VCC_108
VCC_109
VCC_110
VCC_111
VCC_112
VCC_113
VCC_114
VCC_115
VCC_116
VCC_117
VCC_118
VCC_119
VCC_120
VCC_121
VCC_122
HDINV#0
HDINV#1
HDINV#2
HDINV#3
HDSTBP0#
HDSTBN0#
HDSTBP1#
HDSTBN1#
HDSTBP2#
HDSTBN2#
HDSTBP3#
VCC_38
VCC_39
VCC_40
VCC_41
VCC_42
VCC_43
VCC_44
VCC_45
VCC_46
VCC_47
VCC_48
VCC_49
VCC_50
VCC_51
VCC_52Y6VCC_53
VCC_54
VCC_55
VCC_56V9VCC_57
VCC_58
VCC_59U9VCC_60U6VCC_61U3VCC_62
VCC_63
VCC_64N9VCC_65N8VCC_66N6VCC_67N3VCC_68L6VCC_69J6VCC_70J3VCC_71J2VCC_72G2VCC_73
Y24
Y22
Y20
Y13
V13
V12
V10
U13
U10
N12
AB24
AB22
AA3
AB20
AA25
AA23
AA21
AA19
AA13
N11
VCC_74F9VCC_75D4VCC_76
F11
C13
HDSTBN3#
VCC_77C9VCC_78
VCC_79
VCC_81
VCC_82
VCC_83
P20
Y11
AG25
AG21
AG20
R40
HD0
P41
HD1
R41
HD2
N40
HD3
R42
HD4
M39
HD5
N41
HD6
N42
HD7
L41
HD8
J39
HD9
L42
HD10
J41
HD11
K41
HD12
G40
HD13
F41
HD14
F42
HD15
C42
HD16
D41
HD17
F38
HD18
G37
HD19
E42
HD20
E39
HD21
E37
HD22
C39
HD23
B39
HD24
G33
HD25
A37
HD26
F33
HD27
E35
HD28
K32
HD29
H32
HD30
B34
HD31
J31
HD32
F32
HD33
M31
HD34
E31
HD35
K31
HD36
G31
HD37
K29
HD38
F31
HD39
J29
HD40
F29
HD41
L27
HD42
K27
HD43
H26
HD44
L26
HD45
J26
HD46
M26
HD47
C33
HD48
C35
HD49
E41
HD50
B41
HD51
D42
HD52
C40
HD53
D35
HD54
B40
HD55
C38
HD56
D37
HD57
B33
HD58
D33
HD59
C34
HD60
B35
HD61
A32
HD62
D32
HD63
M40
J33
G29
E33
L40
M43
G35
H33
G27
H27
B38
D38
Broadwater-GC
Broadwater-GC
H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_D#15
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47
H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63
H_DBI#0
H_DBI#1
H_DBI#2
H_DBI#3
H_DSTBP#0 (3)
H_DSTBN#0 (3)
H_DSTBP#1 (3)
H_DSTBN#1 (3)
H_DSTBP#2 (3)
H_DSTBN#2 (3)
H_DSTBP#3 (3)
H_DSTBN#3 (3)
H_D#[0..63] (3)
H_DBI#[0..3] (3)
HD_SWING VOLTAGE "10 MIL TRACE , 7 MIL SPACE"
HD_SWING Should Be 1/4*VTT +/- 2%
V_FSB_VTT
V_FSB_VTT
R169 49.9R1%0402R169 49.9R1%0402
R168 49.9R1%0402R168 49.9R1%0402
A A
HXSCOMP
C188
C188
X_C2.7P25N0402
X_C2.7P25N0402
HXSCOMPB
C187
C187
X_C2.7P25N0402
X_C2.7P25N0402 C192
5
Place Divider Resistor Near V_FSB_VTT
V_FSB_VTT
R166
R166
301R1%0402
301R1%0402
R165
100R1%2
100R1%2
R167 51R0402R167 51R0402
C186
C186
C0.01U16X2
C0.01U16X2
4
HXSWING
GTLREF Voltage Should Be 0.63*VTT=0.756V
124 ohm Over 210 Resistors
V_FSB_VTT
R172
R172
124R1%0402
124R1%0402
R171
R171
210R1%0402
210R1%0402
MCH_GTLREF_CPU
R173 51R0402R173 51R0402
C190
C190
C0.1U16Y2
C0.1U16Y2R165
3
MCH_GTLREF_CPU (3)
MCH_GTLREF
C192
C2200P10X2
C2200P10X2
C180
C180
C0.1U16Y2
C0.1U16Y2
V_FSB_VTT
C149
C149
C0.1U16Y2
C0.1U16Y2
2
C175
C175
C0.1U16Y2
C0.1U16Y2
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
MICRO-START INT'L CO.,LTD.
INTEL Broaswater -CPU signal
INTEL Broaswater -CPU signal
INTEL Broaswater -CPU signal
MS-7263N1
MS-7263N1
MS-7263N1
1
7 32Friday, January 20, 2006
7 32Friday, January 20, 2006
7 32Friday, January 20, 2006
0A
0A
0A
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg8.png)
5
4
3
2
1
DATA_B[0..63](11)
DATA_B18
DATA_B1
DATA_B6
DATA_B4
DATA_B7
DATA_B3
DATA_B5
DATA_B2
D D
C C
B B
VCC_DDR
C0.1U16Y2
C0.1U16Y2
A A
SCS_A#[0..1](11,12)
RAS_A#(11,12)
CAS_A#(11,12)
WE_A#(11,12)
MAA_A[0..14](11,12)
ODT_A[0..1](11,12)
SBS_A[0..2](11,12)
DQS_A0(11)
DQS_A#0(11)
DQS_A1(11)
DQS_A#1(11)
DQS_A2(11)
DQS_A#2(11)
DQS_A3(11)
DQS_A#3(11)
DQS_A4(11)
DQS_A#4(11)
DQS_A5(11)
DQS_A#5(11)
DQS_A6(11)
DQS_A#6(11)
DQS_A7(11)
DQS_A#7(11)
P_DDR0_A(11)
N_DDR0_A(11)
P_DDR1_A(11)
N_DDR1_A(11)
P_DDR2_A(11)
N_DDR2_A(11)
R219 20R1%0402R219 20R1%0402 R231 1KR0402R231 1KR0402
R222 20R1%0402R222 20R1%0402
R157 20R1%0402R157 20R1%0402
C260
C260
R155 20R1%0402R155 20R1%0402
Place CAPs close to RCOMPXPU and
VOH/VOL resistors
SCS_A#0
SCS_A#1
RAS_A#
CAS_A#
WE_A#
MAA_A0
MAA_A1
MAA_A2
MAA_A3
MAA_A4
MAA_A5
MAA_A6
MAA_A7
MAA_A8
MAA_A9
MAA_A10
MAA_A11
MAA_A12
MAA_A13
MAA_A14
ODT_A0
ODT_A1
SBS_A0
SBS_A1
SBS_A2
DQS_A0
DQS_A#0
DQS_A1
DQS_A#1
DQS_A2
DQS_A#2
DQS_A3
DQS_A#3
DQS_A4
DQS_A#4
DQS_A5
DQS_A#5
DQS_A6
DQS_A#6
DQS_A7
DQS_A#7
P_DDR0_A
N_DDR0_A
P_DDR1_A
N_DDR1_A
P_DDR2_A
N_DDR2_A
SRCOMP0
SRCOMP1
SRCOMP2
SRCOMP3
DATA_A[0..63](11)
AW35
BA35
BA34
BB38
BB33
AY35
BB34
BA31
BB25
BA26
BA25
AY25
BA23
AY24
AY23
BB23
BA22
AY33
BB22
AW21
AY38
BA21
AY37
BA38
BB35
BA39
BA33
AW32
BB21
AU4
AR3
BB3
BA4
BB9
BA9
AT20
AU18
AR41
AR40
AL41
AL40
AG42
AG41
AC42
AC41
AU31
AR31
AP27
AN27
AV33
AW33
AP29
AP31
AM26
AM27
AT33
AU33
AN2
AN3
BB40
BA40
Broadwater-GC
Broadwater-GC
U12B
U12B
SCS_A0#
SCS_A1#
SCS_A2#
SCS_A3#
SRAS_A#
SCAS_A#
SWE_A#
SMA_A0
SMA_A1
SMA_A2
SMA_A3
SMA_A4
SMA_A5
SMA_A6
SMA_A7
SMA_A8
SMA_A9
SMA_A10
SMA_A11
SMA_A12
SMA_A13
SMA_A14
SODT_A0
SODT_A1
SODT_A2
SODT_A3
SBS_A0
SBS_A1
SBS_A2
SDQS_A0
SDQS_A0#
SDQS_A1
SDQS_A1#
SDQS_A2
SDQS_A2#
SDQS_A3
SDQS_A3#
SDQS_A4
SDQS_A4#
SDQS_A5
SDQS_A5#
SDQS_A6
SDQS_A6#
SDQS_A7
SDQS_A7#
SCLK_A0
SCLK_A0#
SCLK_A1
SCLK_A1#
SCLK_A2
SCLK_A2#
SCLK_A3
SCLK_A3#
SCLK_A4
SCLK_A4#
SCLK_A5
SCLK_A5#
SRCOMP0
SRCOMP1
SRCOMP2
SRCOMP3
DATA_B0
AN7
AN8
AW5
AW7
AN5
AN6
AN9
AU7
SDQ_B0
SDQ_B1
SDQ_B2
SDQ_B3
SDQ_B4
SDQ_B5
SDQ_B6
SDQ_A0
SDQ_A1
SDQ_A2
SDQ_A3
SDQ_A4
SDQ_A5
SDQ_A6
AV3
AV2
AP3
AP2
AR5
DATA_A0
AV4
AR4
AU1
DATA_A6
DATA_A3
DATA_A2
DATA_A4
DATA_A1
DATA_A5
DATA_A7
DATA_B14
DATA_B8
DATA_B12
DATA_B17
DATA_B13
DATA_B11
DATA_B10
DATA_B9
AT11
AU11
AP13
AR13
AR11
AU9
SDQ_B7
SDQ_B8
SDQ_B9
SDQ_B10
SDQ_B11
SDQ_B12
SDQ_A7
SDQ_A8
SDQ_A9
SDQ_A10
SDQ_A11
SDQ_A12
AY2
AY3
BB5
AY6
AW2
AW3
DATA_A9
DATA_A8
DATA_A11
DATA_A13
DATA_A12
DATA_A10
DATA_B20
DATA_B15
DATA_B21
DATA_B19
DATA_B16
AV12
AU12
AU15
AV13
AU17
AT17
AU13
AM13
SDQ_B13
SDQ_B14
SDQ_B15
SDQ_B16
SDQ_B17
SDQ_B18
SDQ_B19
SDQ_B20
SDQ_A13
SDQ_A14
SDQ_A15
SDQ_A16
SDQ_A17
SDQ_A18
SDQ_A19
SDQ_A20
BA5
BB4
AY7
BB6
BA6
BC7
AY11
AW11
DATA_A20
DATA_A15
DATA_A17
DATA_A21
DATA_A18
DATA_A14
DATA_A19
DATA_A16
DATA_B28
DATA_B23
DATA_B22
AV15
AW17
SDQ_B21
SDQ_B22
SDQ_A21
SDQ_A22
BA10
BB10
DATA_A23
DATA_A22
DATA_B30
DATA_B24
DATA_B29
DATA_B26
DATA_B27
DATA_B25
AV24
AT23
AT26
AP26
AU23
AW23
AR24
SDQ_B23
SDQ_B24
SDQ_B25
SDQ_B26
SDQ_B27
SDQ_B28
SDQ_B29
SDQ_A23
SDQ_A24
SDQ_A25
SDQ_A26
SDQ_A27
SDQ_A28
SDQ_A29
AT18
AT21
AP17
AP20
AR18
AU21
AN17
DATA_A26
DATA_A28
DATA_A24
DATA_A27
DATA_A30
DATA_A29
DATA_A25
DATA_B37
DATA_B31
DATA_B32
DATA_B34
DATA_B33
DATA_B35
DATA_B36
AN26
AW37
AV38
AN36
AN37
AU35
AR35
SDQ_B30
SDQ_B31
SDQ_B32
SDQ_B33
SDQ_B34
SDQ_B35
SDQ_B36
SDQ_B37
SDQ_A30
SDQ_A31
SDQ_A32
SDQ_A33
SDQ_A34
SDQ_A35
SDQ_A36
SDQ_A37
AV20
AV42
AP42
AV40
AV41
AU40
AN39
DATA_A32
DATA_A31
DATA_A34
DATA_A36
DATA_A37
DATA_A35
DATA_A33
SCKE_B[0..1](11,12)
DATA_B39
DATA_B43
DATA_B42
DATA_B38
DATA_B40
DATA_B41
AN35
AR37
AM35
AM38
AJ34
AL38
SDQ_B38
SDQ_B39
SDQ_B40
SDQ_B41
SDQ_B42
SDQ_A38
SDQ_A39
SDQ_A40
SDQ_A41
SDQ_A42
AP41
AK42
AK41
AR42
AN41
AM39
DATA_A39
DATA_A40
DATA_A38
DATA_A41
DATA_A43
DATA_A42
DATA_B50
DATA_B44
DATA_B49
DATA_B47
DATA_B48
DATA_B46
DATA_B51
DATA_B45
AR39
AM34
AL37
AL32
AG38
AJ38
AF35
AF33
SDQ_B43
SDQ_B44
SDQ_B45
SDQ_B46
SDQ_B47
SDQ_B48
SDQ_B49
SDQ_B50
SDQ_B51
SDQ_A43
SDQ_A44
SDQ_A45
SDQ_A46
SDQ_A47
SDQ_A48
SDQ_A49
SDQ_A50
SDQ_A51
AJ40
AL42
AL39
AF39
AN40
DATA_A44
AE40
AN42
AH43
DATA_A47
DATA_A46
DATA_A49
DATA_A50
DATA_A45
DATA_A51
DATA_A48
DQM_B[0..7](11)
DQM_B4
DQM_B7
DQM_B3
DQM_B1
DQM_B5
DQM_B0
DQM_B2
DQM_B6
SCKE_B0
DATA_B52
DATA_B58
DATA_B54
DATA_B53
DATA_B59
DATA_B57
DATA_B56
DATA_B55
AJ37
AJ35
AG33
AF34
AD36
AC33
AA34
AA36
SDQ_B52
SDQ_B53
SDQ_B54
SDQ_B55
SDQ_B56
SDQ_B57
SDQ_B58
SDQ_A52
SDQ_A53
SDQ_A54
SDQ_A55
SDQ_A56
SDQ_A57
SDQ_A58
AJ42
AJ41
AF41
AF42
AB41
AA40
AD40
AD43
DATA_A53
DATA_A54
DATA_A55
DATA_A58
DATA_A56
DATA_A59
DATA_A57
DATA_A52
SCKE_A[0..1](11,12)
DQM_A[0..7](11)
SCKE_B1
DATA_B61
DATA_B60
DATA_B62
DATA_B63
AD34
AF38
AC34
AA33
AY12
AW12
BB11
BA11
AR7
AW9
AW13
AP23
AU37
AM37
AG39
AD38
SCS_B0#
SCS_B1#
SDM_B4
SDM_B5
SDM_A4
SDM_A5
AM43
SDM_B6
SDM_B7
SMRCOMPVOL
SMRCOMPVOH
SDM_A6
SDM_A7
AC40
AG40
SCS_B2#
SCS_B3#
SRAS_B#
SCAS_B#
SWE_B#
SMA_B0
SMA_B1
SMA_B2
SMA_B3
SMA_B4
SMA_B5
SMA_B6
SMA_B7
SMA_B8
SMA_B9
SMA_B10
SMA_B11
SMA_B12
SMA_B13
SMA_B14
SODT_B0
SODT_B1
SODT_B2
SODT_B3
SBS_B0
SBS_B1
SBS_B2
SDQS_B0
SDQS_B0#
SDQS_B1
SDQS_B1#
SDQS_B2
SDQS_B2#
SDQS_B3
SDQS_B3#
SDQS_B4
SDQS_B4#
SDQS_B5
SDQS_B5#
SDQS_B6
SDQS_B6#
SDQS_B7
SDQS_B7#
SCLK_B0
SCLK_B0#
SCLK_B1
SCLK_B1#
SCLK_B2
SCLK_B2#
SCLK_B3
SCLK_B3#
SCLK_B4
SCLK_B4#
SCLK_B5
SCLK_B5#
SVREF
SDM_B0
SDM_B1
SDM_B2
SDQ_B59
SDQ_B60
SDQ_B61
SDQ_B62
SDQ_B63
SCKE_B0
SCKE_B1
SDQ_A59
SDQ_A60
SDQ_A61
SDQ_A62
SDQ_A63
SCKE_A0
SCKE_A1
AE42
AE41
AB42
AY20
AC39
BC20
SDM_B3
SCKE_B2
SCKE_B3
SDM_A0
SDM_A1
SDM_A2
SDM_A3
SCKE_A2
SCKE_A3
BA2
AY9
AR2
AY21
BA19
AN18
AU43
BB27
BB30
AY27
AY31
AW26
AW29
BA27
BB17
AY17
BA17
BC16
AW15
BA15
BB15
BA14
AY15
BB14
AW18
BB13
BA13
AY29
AY13
BA29
BA30
BB29
BB31
AY19
BA18
BC12
AV6
AU5
AR12
AP12
AP15
AR15
AT24
AU26
AW39
AU39
AL35
AL34
AG35
AG36
AC36
AC37
AV31
AW31
AU27
AT27
AV32
AT32
AU29
AR29
AV29
AW27
AN33
AP32
AM6
AM8
AM10
SCS_B#0
SCS_B#1
RAS_B#
CAS_B#
WE_B#
MAA_B0
MAA_B1
MAA_B2
MAA_B3
MAA_B4
MAA_B5
MAA_B6
MAA_B7
MAA_B8
MAA_B9
MAA_B10
MAA_B11
MAA_B12
MAA_B13
MAA_B14
ODT_B0
ODT_B1
SBS_B0
SBS_B1
SBS_B2
DQS_B0
DQS_B#0
DQS_B1
DQS_B#1
DQS_B2
DQS_B#2
DQS_B3
DQS_B#3
DQS_B4
DQS_B#4
DQS_B5
DQS_B#5
DQS_B6
DQS_B#6
DQS_B7
DQS_B#7
P_DDR0_B
N_DDR0_B
P_DDR1_B
N_DDR1_B
P_DDR2_B
N_DDR2_B
MCH_VREF_A
SMRCOMPVOL
SMRCOMPVOH
C0.1U16Y2
C0.1U16Y2
PLACE 0.1UF CAP CLOSE TO MCH
SCKE_A1
SCKE_A0
DATA_A63
DATA_A60
DATA_A62
DATA_A61
DQM_A4
DQM_A3
DQM_A0
DQM_A7
DQM_A2
DQM_A6
DQM_A1
DQM_A5
RAS_B# (11,12)
CAS_B# (11,12)
WE_B# (11,12)
DQS_B0 (11)
DQS_B#0 (11)
DQS_B1 (11)
DQS_B#1 (11)
DQS_B2 (11)
DQS_B#2 (11)
DQS_B3 (11)
DQS_B#3 (11)
DQS_B4 (11)
DQS_B#4 (11)
DQS_B5 (11)
DQS_B#5 (11)
DQS_B6 (11)
DQS_B#6 (11)
DQS_B7 (11)
DQS_B#7 (11)
P_DDR0_B (11)
N_DDR0_B (11)
P_DDR1_B (11)
N_DDR1_B (11)
P_DDR2_B (11)
N_DDR2_B (11)
C261
C261
SCS_B#[0..1] (11,12)
MAA_B[0..14] (11,12)
ODT_B[0..1] (11,12)
SBS_B[0..2] (11,12)
VCC_DDR
R232
R232
1KR0402
1KR0402
1KR1%0402
1KR1%0402
3.01KR1%0402
3.01KR1%0402
1KR1%0402
1KR1%0402
VCC_DDR
R230
R230
R226
R226
R225
R225
C231
C231
C0.1U16Y2
C0.1U16Y2
SMRCOMPVOH
DDR_RCOMPVOH: 0.8*VRM
C259
C259
C0.1U16Y2
C0.1U16Y2
SMRCOMPVOL
DDR_RCOMPVOL: 0.2*VRM
C244
C244
C0.1U16Y2
C0.1U16Y2
MSI
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
INTEL Broadwater-Memory
INTEL Broadwater-Memory
INTEL Broadwater-Memory
MS-7263N1
MS-7263N1
MS-7263N1
1
8 32Friday, January 20, 2006
8 32Friday, January 20, 2006
8 32Friday, January 20, 2006
0A
0A
0A
![](/html/78/7804/7804f6a5007e246e24347a69d40faf517dde4793f700d8c54acfb98cd1bc510b/bg9.png)
5
V_1P25_CORE
AL26
AL24
AL23
AL21
U12C
U12C
F15
EXP_RXP0
G15
EXP_RXN0
K15
EXP_RXP1
J15
EXP_RXN1
F12
EXP_RXP2
E12
EXP_RXN2
SEL0
SEL1
SEL2
EXP_SLR
V_1P25_CORE
J12
EXP_RXP3
H12
EXP_RXN3
J11
EXP_RXP4
H11
EXP_RXN4
F7
EXP_RXP5
E7
EXP_RXN5
E5
EXP_RXP6
F6
EXP_RXN6
C2
EXP_RXP7
D2
EXP_RXN7
G6
EXP_RXP8
G5
EXP_RXN8
L9
EXP_RXP9
L8
EXP_RXN9
M8
EXP_RXP10
M9
EXP_RXN10
M4
EXP_RXP11
L4
EXP_RXN11
M5
EXP_RXP12
M6
EXP_RXN12
R9
EXP_RXP13
R10
EXP_RXN13
T4
EXP_RXP14
R4
EXP_RXN14
R6
EXP_RXP15
R7
EXP_RXN15
W2
DMI_RXP0
V1
DMI_RXN0
Y8
DMI_RXP1
Y9
DMI_RXN1
AA7
DMI_RXP2
AA6
DMI_RXN2
AB3
DMI_RXP3
AA4
DMI_RXN3
B12
GCLKP
B13
GCLKN
G17
SDV0_CTRLDATA
E17
SDVO_CTRLCLK
G20
BSEL0
J20
BSEL1
J18
BSEL2
G18
RESERVED
E18
EXP_SLR
J17
EXP_EN
Y32
VCC_CL_PLL
C23
VCCA_HPLL
A24
VCCA_MPLL
A22
VCCA_DPLLA
C22
VCCA_DPLLB
B15
VCCA_EXPPLL
C17
VCCA_DAC_17
B16
VCCA_DAC_18
A16
VCCA_EXP_19
C21
VCCD_CRT_20
B21
VCCDQ_CRT_21
D16
VSS_1
B17
VCC33
Broadwater-GC
Broadwater-GC
L23
L23
0R1206
0R1206
D D
DMI_ITP_MRP_0(14)
C C
B B
X_C0.022U25X0402
X_C0.022U25X0402
DMI_ITN_MRN_0(14)
DMI_ITN_MRN_1(14)
DMI_ITP_MRP_2(14)
DMI_ITN_MRN_2(14) DMI_MTN_IRN_2 (14)
DMI_ITP_MRP_3(14)
DMI_ITN_MRN_3(14)
CK_PE_100M_MCH(6)
CK_PE_100M_MCH#(6)
H_FSBSEL0(3,4,6)
H_FSBSEL1(3,4,6)
V_1P25_CORE
V_1P5_ICH
C208
C208
C205
C205
H_FSBSEL2(3,4,6)
V_1P25_CORE
Low:BTX
C1U16Y3
C1U16Y3
DMI_ITP_MRP_0
DMI_ITN_MRN_0
DMI_ITN_MRN_1
DMI_ITP_MRP_2
DMI_ITN_MRN_2
DMI_ITP_MRP_3
DMI_ITN_MRN_3
CK_PE_100M_MCH
CK_PE_100M_MCH#
R205 10KR0402R205 10KR0402
R203 10KR0402R203 10KR0402
R204 10KR0402R204 10KR0402
R202 X_1KR0402R202 X_1KR0402
R200 X_1KR0402R200 X_1KR0402
R197 0R0603R197 0R0603
V_3P3_DAC_FILTERED
R195 0R0805R195 0R0805
R188 1R0805R188 1R0805
VCCD_CRT
C209
C209
C0.1U16Y2
C0.1U16Y2
VCCDQ_CRT
C204
C204
C0.1U16Y2
C0.1U16Y2
VCC_CL_PLL
VCCA_HPLLVCCA_HPLL
VCCA_MPLL
VCCA_DPLLA
VCCA_DPLLB
VCCA_GPLL
VCCD_CRT
VCCDQ_CRT
VCC3
AL20
VCC_CL_1
VCC_CL_2
VCC_CL_3
VCC_CL_4
VCC_CL_5
VCC_EXP_1
VCC_EXP_2
VCC_EXP_3
VCC_EXP_4
VCC_EXP_5
VCC_EXP_6
AD9
AD8
AD7
AD6
AD11
AD10
4
3
2
1
Place close to GMCH
AL18
AL17
AL15
AK30
AK29
AK27
AJ31
AG31
AF31
AD32
AC32
AA32
AJ30
AJ29
AJ27
AG30
AG29
AG27
AG26
AF30
AF29
AF27
AD30
AD29
AC30
AC29
AL12
AL11
AL10
AL9
AL8
AL7
AL6
AL5
AL4
AL3
AL2
AK26
AK24
AK23
AK21
AK20
AK18
AK17
AK15
AK3
AK2
AK1
AJ13
AD31
AC31
AA31
Y31
AJ26
AJ24
AJ23
AJ21
AJ20
AJ18
AJ17
AJ15
AJ14
AA30
AA29
Y30
Y29
V30
V29
U29
U27
AL13
AK14
AL29
AL27
D11
EXP_TXP0
D12
EXP_TXN0
B11
EXP_TXP1
VCC_CL_6
VCC_CL_7
VCC_CL_8
VCC_CL_9
VCC_CL_10
VCC_CL_11
VCC_CL_12
VCC_CL_13
VCC_CL_14
VCC_CL_15
VCC_CL_16
VCC_CL_17
VCC_CL_18
VCC_CL_19
VCC_CL_20
VCC_CL_21
VCC_CL_22
VCC_CL_23
VCC_CL_24
VCC_CL_25
VCC_CL_26
VCC_CL_27
VCC_CL_28
VCC_CL_29
VCC_CL_30
VCC_CL_31
VCC_CL_32
VCC_CL_33
VCC_CL_34
VCC_CL_35
VCC_CL_36
VCC_CL_37
VCC_CL_38
VCC_CL_39
VCC_CL_40
VCC_CL_41
VCC_CL_42
VCC_CL_43
VCC_CL_44
VCC_CL_45
VCC_CL_46
VCC_CL_47
VCC_CL_48
VCC_CL_49
VCC_CL_50
VCC_CL_51
VCC_CL_52
VCC_CL_53
VCC_CL_54
VCC_CL_55
VCC_CL_56
VCC_CL_57
VCC_CL_58
VCC_CL_59
VCC_CL_60
VCC_CL_61
VCC_CL_62
VCC_CL_63
VCC_CL_64
VCC_CL_65
VCC_CL_66
VCC_CL_67
VCC_CL_68
VCC_CL_69
VCC_CL_70
VCC_CL_71
VCC_CL_72
VCC_CL_73
VCC_CL_74
VCC_CL_75
VCC_CL_76
VCC_CL_77
VCC_CL_78
VCC_CL_79
EXP_COMPO
TEST0
VCC_EXP_7
VCC_EXP_8
VCC_EXP_9
VCC_EXP_10
VCC_EXP_11
VCC_EXP_12
VCC_EXP_13
VCC_EXP_14
VCC_EXP_15
VCC_EXP_16
VCCSM_1
VCCSM_2
VCCSM_3
VCCSM_4
VCCSM_5
VCCSM_6
VCCSM_7
VCCSM_8
VCCSM_9
VCCSM_10
VCCSM_11
VCCSM_12
VCCSM_13
VCCSM_14
VCCSM_15
VCCSM_16
VCCSM_17
VCCSM_18
VCCSM_19
VCCSM_20
VCCSM_21
VCCSM_22
AE4
AE3
AD1
AC4
VCC_DDR
AE2
AC3
AC2
BC39
BB39
BB37
BB32
BB28
BB26
BB24
BB20
BB18
BB16
BB12
AY32
AV26
BC34
BC30
BC26
BC22
BC18
BC14
AW24
AW20
C1U16Y3
C1U16Y3
AV18
C169
C169
AD5
AD4
AD2
BB41
VCC_SMCLK_1
VCC_SMCLK_2
AY42
BA42
VCC_SMCLK_5
VCC_SMCLK_4
VCC_SMCLK_3
BA43
BB42
V_CKDDR
R156 1R1%3R156 1R1%3
R154 1R1%3R154 1R1%3
H18
RESERVED_2
RESERVED_4
RESERVED_5
RESERVED_6
RESERVED_7
RESERVED_8
RESERVED_9
BB2
AN32
AG32
AM31
AW42
C171 C10U10Y0805C171 C10U10Y0805
RESERVED_10
AL31
AF32
AM21
RESERVED_3
RESERVED_1
BB19
AN21
L10 600L350m_450L10 600L350m_450
RESERVED_11
RESERVED_12
RESERVED_13
RESERVED_14
RESERVED_15
RESERVED_16
RESERVED_17
RESERVED_18
Y12
U30
U31
AA9
AJ32
AA10
AA11
VCC_DDR
RESERVED_25
RESERVED_19
RESERVED_20
RESERVED_21
RESERVED_22
RESERVED_23
RESERVED_24
R29
R30
U12
U11
R12
R13
AP21
TEST1
RESERVED_28
RESERVED_27
RESERVED_26
F13
A43
V31
BC1
AA39
BC43
TP2TP2
TP14TP14
EXP_TXN1
EXP_TXP2
EXP_TXN2
EXP_TXP3
EXP_TXN3
EXP_TXP4
EXP_TXN4
EXP_TXP5
EXP_TXN5
EXP_TXP6
EXP_TXN6
EXP_TXP7
EXP_TXN7
EXP_TXP8
EXP_TXN8
EXP_TXP9
EXP_TXN9
EXP_TXP10
EXP_TXN10
EXP_TXP11
EXP_TXN11
EXP_TXP12
EXP_TXN12
EXP_TXP13
EXP_TXN13
EXP_TXP14
EXP_TXN14
EXP_TXP15
EXP_TXN15
DMI_TXP0
DMI_TXN0
DMI_TXP1
DMI_TXN1
DMI_TXP2
DMI_TXN2
DMI_TXP3
DMI_TXN3
EXP_COMPI
HSYNC
VSYNC
RED
GREEN
BLUE
RED#
GREEN#
BLUE#
DDC_DATA
DDC_CLK
DREFCLKP
DREFCLKN
REFSET
CL_PWROK
CL_RST#
CL_VERF
CL_CLK
CL_DATA
ALLZTEST
XORTEST
RESERVED
TEST2
TP1TP1
A10
C10
D9
B9
B7
D7
D6
B5
B6
B3
B4
F2
E2
F4
G4
J4
K3
L2
K1
N2
M2
P3
N4
R2
P1
U2
T2
V3
U4
V7
V6
W4
Y4
AC8
AC9
Y2
AA2
AC11
AC12
C15
D15
B18
C19
B20
C18
D19
D20
L13
M13
C14
D13
A20
AM15
AA12
AM5
AD13
AD12
K20
F20
A14
TP15TP15
DMI_MTP_IRP_0
DMI_MTN_IRN_0
DMI_MTP_IRP_1DMI_ITP_MRP_1
DMI_MTN_IRN_1
DMI_MTP_IRP_2
DMI_MTN_IRN_2
DMI_MTP_IRP_3
DMI_MTN_IRN_3
GRCOMP
R221 24.9R1%0402R221 24.9R1%0402
HSYNC
VSYNC
VGA_RED
VGA_GREEN
VGA_BLUE
MCH_DDC_DATA
MCH_DDC_CLK
CK_96M_DREF
CK_96M_DREF#
DACREFSET
R220 0R0402R220 0R0402
MCH_CLPOK
CL_VREF_MCH
V_1P25_CORE
DMI_MTP_IRP_0 (14)
DMI_MTN_IRN_0 (14)
DMI_MTP_IRP_1 (14)DMI_ITP_MRP_1(14)
DMI_MTN_IRN_1 (14)
DMI_MTP_IRP_2 (14)
DMI_MTP_IRP_3 (14)
DMI_MTN_IRN_3 (14)
V_1P25_CORE
HSYNC (13)
VSYNC (13)
VGA_RED (13)
VGA_GREEN (13)
VGA_BLUE (13)
MCH_DDC_DATA (13)
MCH_DDC_CLK (13)
CK_96M_DREF (6)
CK_96M_DREF# (6)
R192 1.3KR1%0402R192 1.3KR1%0402
MCH_CLPWROK (15)
CL_RST (15)
CL_N_CLK (15)
CL_N_DATA (15)
MCH CL VREF:0.349V
R223
R223
1KR1%0402
1KR1%0402
CL_VREF_MCH
C242
R224
R224
392R1%0402
392R1%0402
C242
C0.1U16Y2
C0.1U16Y2
MCH MEMORY DECOUPLING
VCC_DDR
C184 C2.2U6.3Y3C184 C2.2U6.3Y3
C215 C2.2U6.3Y3C215 C2.2U6.3Y3
C211 C2.2U6.3Y3C211 C2.2U6.3Y3
C206 C2.2U6.3Y3C206 C2.2U6.3Y3
C197 C2.2U6.3Y3C197 C2.2U6.3Y3
C191 C2.2U6.3Y3C191 C2.2U6.3Y3
MCH CORE DECOUPLING
V_1P25_CORE
Resever on solderside
C527
C527
C528
C528
C256
C256
C255
C255
C221
C221
C237
C237
C262
C262
C257
C257
C236
C236
C245
C245
C252
C252
C238
C238
C234
C234
C235
C235
C265
C265
C214
C214
C229
C229
C230
C230
C240
C240
C239
C239
X_C10U10Y0805
X_C10U10Y0805
X_C10U10Y0805
X_C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
C10U10Y0805
X_C0.1U16Y0402
X_C0.1U16Y0402
X_C0.1U16Y0402
X_C0.1U16Y0402
C0.1U16Y2
C0.1U16Y2
C0.1U16Y2
C0.1U16Y2
C0.1U16Y2
C0.1U16Y2
C0.1U16Y2
C0.1U16Y2
EC54
EC54
EC52
EC52
VCCA_DPLLA
12
+
+
VCCA_DPLLB
12
+
+
C201
C201
C0.1U16Y2
C0.1U16Y2
C199
C199
C0.1U16Y2
C0.1U16Y2
V_1P25_CORE
L22 10U125m_0805L22 10U125m_0805
L17 0.1U400mL17 0.1U400m
VCC3
CD100U16EL11
CD100U16EL11
EC56
EC56
12
3
+
+
R210 1R1%3R210 1R1%3
R207 1R1%3R207 1R1%3
V_1P25_CORE
VCCA_MPLL
A A
V_1P25_CORE
L14 10U125m_0805L14 10U125m_0805
R189 1R1%3R189 1R1%3
R184 1R1%3R184 1R1%3
VCCA_HPLL
5
C193
C193
C10U10Y0805
C10U10Y0805
C194
C194
C2.2U6.3Y3
C2.2U6.3Y3
V_1P25_CORE
V_1P25_CORE
L16 10U125m_0805L16 10U125m_0805L13 600L350m_450L13 600L350m_450
CD470U6.3EL11
CD470U6.3EL11
L15 10U125m_0805L15 10U125m_0805
CD470U6.3EL11
CD470U6.3EL11
4
C10U10Y0805
C10U10Y0805
V_3P3_DAC_FILTERED
C218
C218
C0.1U16Y2
C0.1U16Y2
VCCA_GPLL
C223
C223
C217
C217
C0.01U16X2
C0.01U16X2
C222
C222
C0.1U16Y2
C0.1U16Y2
MICRO-START INT'L CO.,LTD.
MICRO-START INT'L CO.,LTD.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
MICRO-START INT'L CO.,LTD.
INTEL Broadwater-PCIE
INTEL Broadwater-PCIE
INTEL Broadwater-PCIE
MS-7263N1
MS-7263N1
MS-7263N1
1
9 32Friday, January 20, 2006
9 32Friday, January 20, 2006
9 32Friday, January 20, 2006
0A
0A
0A