1
Motorola TMOS Power MOSFET Transistor Device Data
N–Channel Enhancement–Mode Silicon Gate
This advanced TMOS E–FET is designed to withstand high
energy in the avalanche and commutation modes. The new energy
efficient design also offers a drain–to–source diode with a fast
recovery time. Designed for low voltage, high speed switching
applications in p ower supplies, converters and P WM motor
controls, these devices are particularly well suited for bridge circuits
where diode speed and commutating safe operating areas are
critical and offer additional safety margin against unexpected
voltage transients.
• Avalanche Energy Specified
• Source–to–Drain Diode Recovery Time Comparable to a
Discrete Fast Recovery Diode
• Diode is Characterized for Use in Bridge Circuits
• I
DSS
and V
DS(on)
Specified at Elevated Temperature
MAXIMUM RATINGS
(TC = 25°C unless otherwise noted)
Rating
Symbol Value Unit
Drain–Source Voltage V
DSS
100 Vdc
Drain–Gate Voltage (RGS = 1.0 MΩ) V
DGR
100 Vdc
Gate–Source — Continuous
— Non–Repetitive (tp ≤ 10 ms)
V
GS
V
GSM
± 20
± 40
Vdc
Vpk
Drain Voltage — Continuous
— Continuous @ 100°C
— Single Pulse (tp ≤ 10 µs)
I
D
I
D
I
DM
33
20
99
Adc
Apk
Total Power Dissipation
Derate above 25°C
P
D
125
1.0
Watts
W/°C
Operating and Storage Temperature Range TJ, T
stg
–55 to 150 °C
Single Pulse Drain–to–Source Avalanche Energy — Starting TJ = 25°C
(VDD = 25 Vdc, VGS = 10 Vdc, IL = 33 Apk, L = 1.000 mH, RG = 25 Ω)
E
AS
545 mJ
Thermal Resistance — Junction to Case
— Junction to Ambient
R
θJC
R
θJA
1.00
62.5
°C/W
Maximum Lead Temperature for Soldering Purposes, 1/8″ from case for 10 seconds T
L
260 °C
Designer’s Data for “Worst Case” Conditions — The Designer’s Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit
curves — representing boundaries on device characteristics — are given to facilitate “worst case” design.
E–FET and Designer’s are trademarks of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc.
Preferred devices are Motorola recommended choices for future use and best overall value.
REV 3
Order this document
by MTP33N10E/D
SEMICONDUCTOR TECHNICAL DATA
TMOS POWER FET
33 AMPERES
100 VOLTS
R
DS(on)
= 0.06 OHM
Motorola Preferred Device
D
S
G
CASE 221A–06, Style 5
TO–220AB
MTP33N10E
2
Motorola TMOS Power MOSFET Transistor Device Data
ELECTRICAL CHARACTERISTICS
(TJ = 25°C unless otherwise noted)
Characteristic
Symbol Min Typ Max Unit
OFF CHARACTERISTICS
Drain–Source Breakdown Voltage
(VGS = 0 Vdc, ID = 250 µAdc)
Temperature Coefficient (Positive)
V
(BR)DSS
100
—
—
118
—
—
Vdc
mV/°C
Zero Gate Voltage Drain Current
(VDS = 100 Vdc, VGS = 0 Vdc)
(VDS = 100 Vdc, VGS = 0 Vdc, TJ = – 25°C)
I
DSS
—
—
—
—
10
100
µAdc
Gate–Body Leakage Current (VGS = ± 20 Vdc, VDS = 0) I
GSS
— — 100 nAdc
ON CHARACTERISTICS (1)
Gate Threshold Voltage
(VDS = VGS, ID = 250 µAdc)
Temperature Coefficient (Negative)
V
GS(th)
2.0
—
—
7.0
4.0
—
Vdc
mV/°C
Static Drain–Source On–Resistance (VGS = 10 Vdc, ID = 16.5 Adc) R
DS(on)
— 0.04 0.06 Ohm
Drain–Source On–Voltage (VGS = 10 Vdc)
(ID = 33 Adc)
(ID = 16.5 Adc, TJ = – 25°C)
V
DS(on)
—
—
1.6
—
2.4
2.1
Vdc
Forward Transconductance (VDS = 8.0 Vdc, ID = 16.5 Adc) g
FS
8.0 — — mhos
DYNAMIC CHARACTERISTICS
Input Capacitance
C
iss
— 1830 2500 pF
Output Capacitance
(VDS = 25 Vdc, VGS = 0 Vdc,
f = 1.0 MHz)
C
oss
— 678 1200
Reverse Transfer Capacitance
C
rss
— 559 1100
SWITCHING CHARACTERISTICS (2)
Turn–On Delay Time
t
d(on)
— 18 40 ns
Rise Time
t
r
— 164 330
Turn–Off Delay Time
VGS = 10 Vdc,
RG = 9.1 Ω)
t
d(off)
— 48 100
Fall Time
DS
= 80 Vdc, ID = 33 Adc,
(VDS = 80 Vdc, ID = 33 Adc,
VGS = 10 Vdc)
Q
2
— 32 —
Q
3
— 24 —
SOURCE–DRAIN DIODE CHARACTERISTICS
Forward On–Voltage (1)
(IS = 33 Adc, VGS = 0 Vdc)
(IS = 33 Adc, VGS = 0 Vdc, TJ = 125°C)
V
SD
—
—
1.0
0.98
2.0
—
Vdc
(IS = 33 Adc, VGS = 0 Vdc,
dIS/dt = 100 A/µs)
t
b
— 36 —
Reverse Recovery Stored Charge Q
RR
— 0.93 — µC
INTERNAL PACKAGE INDUCTANCE
Internal Drain Inductance
(Measured from contact screw on tab to center of die)
(Measured from the drain lead 0.25″ from package to center of die)
L
D
— 3.5
4.5
—
nH
Internal Source Inductance
(Measured from the source lead 0.25″ from package to source bond pad)
L
S
— 7.5 — nH
(1) Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2%.
(2) Switching characteristics are independent of operating junction temperature.
Gate Charge
Reverse Recovery Time
(VDD = 50 Vdc, ID = 33 Adc,
(V
(I
ns
MTP33N10E
3
Motorola TMOS Power MOSFET Transistor Device Data
TYPICAL ELECTRICAL CHARACTERISTICS
5.5
R
DS(on)
, DRAIN–TO–SOURCE RESISTANCE
(NORMALIZED)
R
DS(on)
, DRAIN–TO–SOURCE RESISTANCE (OHMS)
R
DS(on)
, DRAIN–TO–SOURCE RESISTANCE (OHMS)
0 2 4 6 8 10
0
30
50
60
90
VDS, DRAIN–TO–SOURCE VOLTAGE (VOLTS)
Figure 1. On–Region Characteristics
I
D
, DRAIN CURRENT (AMPS)
I
D
, DRAIN CURRENT (AMPS)
VGS, GATE–TO–SOURCE VOLTAGE (VOLTS)
Figure 2. Transfer Characteristics
0 12 24 36 48 60
0.02
0.03
0.05
0.07
0.09
5 17 29 47 59 65
0.037
0.041
0.045
0.049
0.053
ID, DRAIN CURRENT (AMPS)
Figure 3. On–Resistance versus Drain Current
and Temperature
ID, DRAIN CURRENT (AMPS)
Figure 4. On–Resistance versus Drain Current
and Gate Voltage
–50
0.6
0.8
1.2
1.6
2.0
20 40 60 80 90 100
10
100
1000
10000
TJ, JUNCTION TEMPERATURE (
°
C)
Figure 5. On–Resistance Variation with
Temperature
VDS, DRAIN–TO–SOURCE VOLTAGE (VOLTS)
Figure 6. Drain–To–Source Leakage
Current versus Voltage
I
DSS
, LEAKAGE (nA)
–25 0 25 50 75 100 125 150
TJ = 25°C VDS ≥ 10 V
TJ = –55°C
25°C
100°C
TJ = 100°C
25°C
–55°C
TJ = 25°C
VGS = 0 V
VGS = 10 V
80
70
20
40
1 3 5 7 9
10
9 V
5 V
6 V
7 V
8 V
VGS = 10 V
0
30
50
60
90
80
70
20
40
10
2.0 3.0 4.0 5.0 6.0 7.02.5 3.5 4.5 6.5 7.5 8.5 9.58.0 9.0 10
0.08
0.06
0.04
6 18 30 42 54 66
0.051
0.047
0.043
0.039
11 23 35 5341
1.0
1.4
1.8
30 50 70
TJ = 125°C
25°C
100°C
VGS = 10 V
15 V
VGS = 10 V
ID = 16.5 A