4-72
FAST AND LS TTL DATA
MC74F160A • MC74F162A
CP
D
NOTE:
This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
LOGIC DIAGRAM
DETAIL A DETAIL A
DETAIL A
DETAIL A
P
0
P
1
P
3
P
2
CEP
CET
CP
Q
0
Q
1
Q
2
Q
3
MR
(MC74F160A)
SR
(MC74F162A)
Q
0
Q
0
TC
CP
CP D
Q Q
C
D
MC74F160A
MC74F162A
MC74F162A
ONLY
MC74F160A
ONLY
PE
FUNCTIONAL DESCRIPTION
The MC74F160A and MC74F162A count modulo-10 in the
BCD (8421) sequence. From state 9 (HLLH) they increment
to state 0 (LLLL). The clock inputs of all flip-flops are driven in
parallel through a clock buffer. Thus, all changes of the Q outputs (except due to Master Reset of the MC74F160A) occur
as a result of, and synchronous with, the LOW-to-HIGH transition of the CP input signal. The circuits have four fundamental
modes of operation, in order of precedence: asynchronous reset (MC74F160A), synchronous reset (MC74F162A), parallel load, count-up and hold. Five control inputs — Master Reset (MR
, MC74F160A), Synchronous Reset (SR,
MC74F162A), Parallel Enable (PE
), Count Enable Parallel
(CEP) and Count Enable Trickle (CET) — determine the mode
of operation, as shown in the Function T able. A LOW signal on
MR
overrides all other inputs and asynchronously forces all
outputs LOW. A LOW signal on SR
overrides counting and
parallel loading and allows all outputs to go LOW on the next
rising edge of CP . A LOW signal on PE
overrides counting and
allows information on the Parallel Data (Pn) inputs to be
loaded into the flip-flops on the next rising edge of CP. With
PE
and MR (MC74F160A) or SR (MC74F162A) HIGH, CEP
and CET permit counting when both are HIGH. Conversely , a
LOW signal on either CEP or CET inhibits counting.
The MC74F160A and MC74F162A use D-type edge-trig-
gered flip-flops and changing the SR
, PE, CEP, and CET inputs when the CP is in either state does not cause errors, provided that the recommended setup and hold times, with
respect to the rising edge of CP, are observed.