MOTOROLA CMOS LOGIC DATA
1
MC14069UB
The MC14069UB hex inverter is constructed with MOS P–channel and
N–channel enhancement mode devices in a single monolithic structure.
These inverters find primary use where low power dissipation and/or high
noise immunity is desired. Each of the six inverters is a single stage to
minimize propagation delays.
• Supply Voltage Range = 3.0 Vdc to 18 Vdc
• Capable of Driving Two Low–Power TTL Loads or One Low–Power
Schottky TTL Load Over the Rated Temperature Range
• Triple Diode Protection on All Inputs (see Page 5–2)
• Pin–for–Pin Replacement for CD4069UB
• Meets JEDEC UB Specifications
MAXIMUM RATINGS* (Voltages Referenced to V
SS
)
Input or Output Voltage (DC or Transient)
Input or Output Current (DC or Transient),
per Pin
Power Dissipation, per Package†
Lead Temperature (8–Second Soldering)
_
C
*Maximum Ratings are those values beyond which damage to the device may occur.
†Temperature Derating:
Plastic “P and D/DW” Packages: – 7.0 mW/_C From 65_C To 125_C
Ceramic “L” Packages: – 12 mW/_C From 100_C To 125_C
CIRCUIT SCHEMATIC
(1/6 OF CIRCUIT SHOWN)
LOGIC DIAGRAM
13
11
9
5
3
1
12
10
8
6
4
2
VDD = PIN 14
VSS = PIN 7
V
DD
V
SS
OUTPUTINPUT*
*Double diode protection on all
inputs not shown.
Figure 1. Switching Time Test Circuit and Waveforms
PULSE
GENERATOR
V
DD
V
SS
7
INPUT
OUTPUT
C
L
14
20 ns 20 ns
V
DD
V
SS
V
OH
V
OL
t
THL
t
TLH
OUTPUT
INPUT
t
PHL
t
PLH
90%
50%
10%
90%
50%
10%
SEMICONDUCTOR TECHNICAL DATA
Motorola, Inc. 1995
REV 3
1/94
L SUFFIX
CERAMIC
CASE 632
ORDERING INFORMATION
MC14XXXUBCP Plastic
MC14XXXUBCL Ceramic
MC14XXXUBD SOIC
TA = – 55° to 125°C for all packages.
P SUFFIX
PLASTIC
CASE 646
D SUFFIX
SOIC
CASE 751A
PIN ASSIGNMENT
11
12
13
14
8
9
105
4
3
2
1
7
6
OUT 5
IN 5
OUT 6
IN 6
V
DD
OUT 4
IN 4
OUT 2
IN 2
OUT 1
IN 1
V
SS
OUT 3
IN 3
MOTOROLA CMOS LOGIC DATAMC14069UB
2
ELECTRICAL CHARACTERISTICS (Voltages Referenced to V
SS
)
“0” Level
(VO = 4.5 Vdc)
(VO = 9.0 Vdc)
(VO = 13.5 Vdc)
“1” Level
(VO = 0.5 Vdc)
(VO = 1.0 Vdc)
(VO = 1.5 Vdc)
Output Drive Current
(VOH = 2.5 Vdc) Source
(VOH = 4.6 Vdc)
(VOH = 9.5 Vdc)
(VOH = 13.5 Vdc)
– 4.2
– 0.88
– 2.25
– 8.8
(VOL = 0.4 Vdc) Sink
(VOL = 0.5 Vdc)
(VOL = 1.5 Vdc)
Input Capacitance
(Vin = 0)
Quiescent Current
(Per Package)
Total Supply Current**†
(Dynamic plus Quiescent,
Per Gate) (CL = 50 pF)
IT = (0.3 µA/kHz) f + IDD/6
IT = (0.6 µA/kHz) f + IDD/6
IT = (0.9 µA/kHz) f + IDD/6
Output Rise and Fall Times**
(CL = 50 pF)
t
TLH
, t
THL
= (1.35 ns/pF) CL + 33 ns
t
TLH
, t
THL
= (0.60 ns/pF) CL + 20 ns
t
TLH
, t
THL
= (0.40 ns/pF) CL + 20 ns
Propagation Delay Times**
(CL = 50 pF)
t
PLH
, t
PHL
= (0.90 ns/pF) CL + 20 ns
t
PLH
, t
PHL
= (0.36 ns/pF) CL + 22 ns
t
PLH
, t
PHL
= (0.26 ns/pF) CL + 17 ns
ns
#Data labelled “Typ” is not to be used for design purposes but is intended as an indication of the IC’s potential performance.
**The formulas given are for the typical characteristics only at 25_C.
†To calculate total supply current at loads other than 50 pF:
IT(CL) = IT(50 pF) + (CL – 50) Vfk
where: IT is in µA (per package), CL in pF, V = (VDD – VSS) in volts, f in kHz is input frequency, and k = 0.002.
This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However,
precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance
circuit. For proper operation, Vin and V
out
should be constrained to the range VSS ≤ (Vin or V
out
) ≤ VDD.
Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must
be left open.