The ML4824 is a controller for power factor corrected,
switched mode power supplies. Power Factor Correction
(PFC) allows the use of smaller, lower cost bulk capacitors,
reduces power line loading and stress on the switching
FETs, and results in a power supply that fully complies
with IEC1000-2-3 specification. T he ML4824 includes
circuits for the implementation of a leading edge, average
current, “boost” type power factor correction and a trailing
edge, pulse width modulator (PWM).
The device is a vailable in two versions; the ML4824-1
(f
= f
PWM
) and the ML4824-2 (f
PFC
Doubling the switching frequency of the PWM allows the
user to design with smaller output components while
maintaining the best operating frequency for the PFC. An
over -voltage comparator shuts down the PFC section in the
event of a sudden decrease in load. The PFC section also
includes peak current limiting and input voltage brownout protection. The PWM section can be operated in
current or voltage mode at up to 250kHz and includes a
duty cycle limit to prevent transformer saturation.
PWM
= 2 x f
PFC
).
FEATURES
■ Internally synchronized PFC and PWM in one IC
■ Low total harmonic distortion
■ Reduces ripple current in the storage capacitor between
the PFC and PWM sections
■ Aver age current, continuous boost leading edge PFC
■ Fast tr ansconductance error amp for voltage loop
■ High efficiency trailing edge PWM can be configured
for current mode or voltage mode operation
■ Av erage line v oltage compensation with brownout
control
■ PFC overvoltage comparator eliminates output
“runaway” due to load removal
■Current fed gain modulator for improved noise immunity
■Overvoltage protection, UVLO, and soft start
BLOCK DIAGRAM *Some Packages Are Obsolete
15
2
4
3
7
8
6
5
9
V
FB
2.5V
I
AC
V
RMS
I
SENSE
RAMP 1
RAMP 2
V
DC
V
SS
DC I
LIMIT
CC
VEA
–
+
8V
50µA
8V
16
VEAO
GAIN
MODULATOR
1.25V
3.5kΩ
IEA
+
–
3.5kΩ
–
+
1
IEAO
+
–
OSCILLATOR
(-2 VERSION ONLY)
–
+
POWER FACTOR CORRECTOR
2.7V
x 2
DUTY CYCLE
LIMIT
V
FB
2.5V
PULSE WIDTH MODULATOR
VIN OK
–
+
–1V
1V
OVP
+
–
+
–
PFC I
–
+
LIMIT
DC I
LIMIT
V
CCZ
V
CCZ
13.5V
SRQ
SRQ
SRQ
UVLO
13
7.5V
REFERENCE
Q
Q
Q
V
CC
V
PFC OUT
PWM OUT
REF
14
12
11
1
Page 2
ML4824
PIN CONFIGURATION
PIN DESCRIPTION
ML4824
16-Pin PDIP (P16)
16-Pin Wide SOIC (S16W)
IEAO
I
AC
I
SENSE
V
RMS
V
DC
RAMP 1
RAMP 2
SS
1
2
3
4
5
6
7
8
TOP VIEW
16
VEAO
15
V
FB
14
V
REF
13
V
CC
12
PFC OUT
11
PWM OUT
10
GND
9
DC I
LIMIT
PINNAMEFUNCTION
1IEAOPFC transconductance current error
amplifier output
2I
AC
3I
SENSE
PFC gain control reference input
Current sense input to the PFC current
limit comparator
4V
RMS
Input for PFC RMS line voltage
compensation
5SSConnection point for the PWM soft start
capacitor
6V
DC
PWM voltage feedback input
7RAMP 1Oscillator timing node; timing set
by RTC
T
8RAMP 2When in current mode, this pin
functions as as the current sense input;
when in voltage mode, it is the PWM
input from PFC output (feed forward
ramp).
Positive supply (connected to an
internal shunt regulator)
14V
REF
Buffered output for the internal 7.5V
reference
15V
FB
PFC transconductance voltage error
amplifier input
16VEAOPFC transconductance voltage error
amplifier output
2
Page 3
ABSOLUTE MAXIMUM RATINGS
ML4824
Absolute maximum ratings are those values beyond which
the device could be permanently damaged. Absolute
maximum ratings are stress ratings only and functional
device operation is not implied.
Junction T emperature..............................................150°C
Storage Temperature Range ..................... –65°C to 150°C
Lead Temperature (Soldering, 10 sec) ..................... 260°C
Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.
Note 2: Includes all bias currents to other circuits connected to the V
Note 3: Gain = K x 5.3V; K = (I
The ML4824 consists of an a v erage current controlled,
continuous boost Power Factor Corrector (PFC) front end
and a synchronized Pulse W idth Modulator (PWM) back
end. The PWM can be used in either current or voltage
mode. In voltage mode, feedforward from the PFC output
buss can be used to improve the PWM’s line regulation. In
either mode, the PWM stage uses conventional trailingedge duty cycle modulation, while the PFC uses leadingedge modulation. This patented leading/trailing edge
modulation technique results in a higher useable PFC error
amplifier bandwidth, and can significantly reduce the size
of the PFC DC buss capacitor .
The sync hronization of the PWM with the PFC simplifies
the PWM compensation due to the controlled ripple on
the PFC output capacitor (the PWM input capacitor). The
PWM section of the ML4824-1 runs at the same frequency
as the PFC. The PWM section of the ML4824-2 runs at
twice the frequency of the PFC, which allo ws the use of
smaller PWM output magnetics and filter capacitors while
holding down the losses in the PFC stage power
components.
In addition to power factor correction, a number of
protection features have been built into the ML4824. These
include soft-start, PFC over -v oltage protection, peak
current limiting, brown-out protection, duty cycle limit,
and under-v oltage loc kout.
POWER FACTOR CORRECTION
converter to meet two simultaneous conditions, it is
possible to ensure that the current which the conv erter
draws from the power line agrees with the instantaneous
line voltage. One of these conditions is that the output
voltage of the boost converter must be set higher than the
peak value of the line voltage. A commonly used value is
385VDC, to allow for a high line of 270VAC
. The other
rms
condition is that the current which the conv erter is
allowed to draw from the line at any given instant must be
proportional to the line voltage. The first of these
requirements is satisfied by establishing a suitable voltage
control loop for the converter , which in turn drives a
current error amplifier and switching output driver. The
second requirement is met by using the rectified AC line
voltage to modulate the output of the voltage control loop.
Such modulation causes the current error amplifier to
command a power stage current which varies directly with
the input voltage. In order to prevent ripple which will
necessarily appear at the output of the boost circuit
(typically about 10VAC on a 385V DC level) from
introducing distortion back through the voltage error
amplifier , the band width of the voltage loop is deliberately
kept low. A final refinement is to adjust the over all gain of
the PFC such to be proportional to 1/V
2
, which linearizes
IN
the transfer function of the system as the AC input voltage
varies.
Since the boost converter topology in the ML4824 PFC is
of the current-averaging type, no slope compensation is
required.
Power factor correction makes a non-linear load look like
a resistive load to the AC line. For a resistor, the current
drawn from the line is in phase with and proportional to
the line voltage, so the power factor is unity (one). A
common class of non-linear load is the input of most
power supplies, which use a bridge rectifier and capacitive
input filter fed from the line. The peak-charging effect
which occurs on the input filter capacitor in these supplies
causes brief high-amplitude pulses of current to flow from
the power line, rather than a sinusoidal current in phase
with the line voltage. Such supplies present a power factor
to the line of less than one (i.e. they cause significant
current harmonics of the power line frequency to appear
at their input). If the input current drawn by such a supply
(or any other non-linear load) can be made to follow the
input voltage in instantaneous amplitude, it will appear
resistive to the AC line and a unity power factor will be
achieved.
To hold the input current draw of a device dra wing power
from the A C line in phase with and proportional to the
input voltage, a wa y must be found to prev ent that device
from loading the line except in proportion to the
instantaneous line voltage. The PFC section of the ML4824
uses a boost-mode DC-DC converter to accomplish this.
The input to the converter is the full wave rectified AC line
voltage. No bulk filtering is applied following the bridge
rectifier , so the input voltage to the boost converter ranges
(at twice line frequency) from zero volts to the peak value
of the A C input and bac k to zero. By for cing the boost
PFC SECTION
Gain Modulator
Figure 1 shows a block diagr am of the PFC section of the
ML4824. The gain modulator is the heart of the PFC, as it
is this circuit block whic h controls the response of the
current loop to line voltage wa v eform and frequency, rms
line voltage, and PFC output voltage. T here are three
inputs to the gain modulator. These are:
1) A current representing the instantaneous input voltage
(amplitude and waveshape) to the PFC. The rectified AC
input sine wave is conv erted to a proportional current
via a resistor and is then fed into the gain modulator at
IAC. Sampling current in this way minimizes ground
noise, as is required in high power switching power
conversion environments. The gain modulator responds
linearly to this current.
2) A voltage proportional to the long-term rms A C line
voltage, derived from the rectified line v oltage after
scaling and filtering. This signal is presented to the gain
modulator at V
inversely proportional to V
low values of V
. The gain modulator’s output is
RMS
where special gain contouring takes
RMS
2
(except at unusually
RMS
over, to limit power dissipation of the circuit
components under heavy brownout conditions). T he
relationship between V
and gain is called K, and is
RMS
illustrated in the T ypical Performance Characteristics.
7
Page 8
ML4824
FUNCTIONAL DESCRIPTION (Continued)
3) The output of the voltage error amplifier, VEA O . The
gain modulator responds linearly to variations in this
voltage.
V
REF
The output of the gain modulator is a current signal, in the
form of a full wave rectified sinusoid at twice the line
frequency. This current is applied to the virtual-ground
(negative) input of the current error amplifier. In this wa y
the gain modulator forms the reference for the current
error loop, and ultimately controls the instantaneous
current draw of the PFC from the power line. The general
form for the output of the gain modulator is:
IVEAO
´
I
GAINMOD
AC
=
V
RMS
´21
V
(1)
More exactly, the output current of the gain modulator is
given by:
=´-´
IKVEAOVI
GAINMODAC
(.)15
where K is in units of V-1.
Note that the output current of the gain modulator is
limited to ≅ 200µA.
Current Error Amplifier
The current error amplifier’s output controls the PFC duty
cycle to keep the aver age current through the boost
inductor a linear function of the line voltage. At the
inverting input to the current error amplifier, the output
current of the gain modulator is summed with a current
which results from a negativ e voltage being impressed
upon the I
The negative voltage on I
pin (current into I
SENSE
≅ V
SENSE
represents the sum of all
SENSE
SENSE
/3.5kΩ).
currents flowing in the PFC circuit, and is typically derived
from a current sense resistor in series with the negative
terminal of the input bridge rectifier. In higher power
applications, two current transformers are sometimes used,
one to monitor the ID of the boost MOSFET(s) and one to
monitor the IF of the boost diode. As stated above, the
inverting input of the current error amplifier is a virtual
ground. Given this fact, and the arrangement of the duty
cycle modulator polarities internal to the PFC, an increase
in positive current from the gain modulator will cause the
output stage to increase its duty cycle until the voltage on
I
is adequately negative to cancel this increased
SENSE
current. Similarly, if the gain modulator’s output decreases,
the output duty cycle will decrease, to achieve a less
negative voltage on the I
SENSE
pin.
Cycle-By-Cycle Current Limiter
The I
pin, as well as being a part of the current
SENSE
feedback loop, is a direct input to the cycle-by-c ycle
current limiter for the PFC section. Should the input
voltage at this pin ever be more negative than -1V, the
output of the PFC will be disabled until the protection flipflop is reset by the clock pulse at the start of the next PFC
power cycle.
PFC
OUTPUT
15
2
4
3
V
FB
2.5V
I
AC
V
RMS
I
SENSE
–
+
VEAO
VEA
MODULATOR
16
GAIN
1
IEAO
IEA
+
–
+
–
Figure 2. Compensation Network Connections for the
Voltage and Current Error Amplifiers
Overvoltage Protection
The OVP comparator serves to protect the power circuit
from being subjected to excessive voltages if the load
should suddenly change. A resistor di vider from the high
voltage DC output of the PFC is fed to VFB. When the
voltage on VFB exceeds 2.7V, the PFC output driver is shut
down. The PWM section will continue to operate. T he
OVP comparator has 125mV of hysteresis, and the PFC
will not restart until the voltage at VFB drops below 2.58V.
The VFB should be set at a level where the active and
passive external power components and the ML4824 are
within their safe operating voltages, but not so low as to
interfere with the boost voltage regulation loop.
Error Amplifier Compensation
The PWM loading of the PFC can be modeled as a
negative resistor; an increase in input voltage to the PWM
causes a decrease in the input current. This response
dictates the proper compensation of the two
transconductance error amplifiers. Figure 2 shows the
types of compensation networks most commonly used for
the voltage and current error amplifiers, along with their
respective return points. The current loop compensation is
returned to V
to produce a soft-start characteristic on
REF
the PFC: as the reference voltage comes up from zero
volts, it creates a differentiated voltage on IEA O which
prevents the PFC from immediately demanding a full duty
cycle on its boost converter.
There are two major concerns when compensating the
voltage loop error amplifier; stability and transient
response. Optimizing interaction between transient
response and stability requires that the error amplifier’s
8
Page 9
FUNCTIONAL DESCRIPTION (Continued)
ML4824
open-loop crossover frequency should be 1/2 that of the
line frequency, or 23Hz for a 47Hz line (lowest
anticipated international power frequency). The gain vs.
input voltage of the ML4824’s voltage error amplifier has a
specially shaped nonlinearity such that under steady-state
operating conditions the transconductance of the error
amplifier is at a local minimum. Rapid perturbations in
line or load conditions will cause the input to the voltage
error amplifier (VFB) to deviate from its 2.5V (nominal)
value. If this happens, the transconductance of the voltage
error amplifier will increase significantly, as shown in the
T ypical Performance Characteristics. This raises the gainbandwidth product of the voltage loop, resulting in a
much more rapid voltage loop response to such
perturbations than would occur with a conventional linear
gain characteristic.
The current amplifier compensation is similar to that of
the voltage error amplifier with the exception of the
choice of crossover frequency. The crossover frequency of
the current amplifier should be at least 10 times that of
the voltage amplifier, to prevent interaction with the
voltage loop. It should also be limited to less than 1/6th
that of the switching frequency, e.g. 16.7kHz for a
100kHz switching frequency.
There is a modest degree of gain contouring applied to the
transfer characteristic of the current error amplifier, to
increase its speed of response to current-loop
perturbations. However, the boost inductor will usually be
the dominant factor in overall current loop response.
Therefore, this contouring is significantly less marked than
that of the voltage error amplifier. This is illustrated in the
T ypical Performance Characteristics.
The deadtime of the oscillator may be determined using:
25
.
V
t
DEADTIMETT
The deadtime is so small (t
operating frequency can typically be approximated by:
f
OSC
EXAMPLE:
For the application circuit sho wn in the data sheet, with
the oscillator running at:
fkHz
OSC
tCR
RAMPTT
Solving for RT x CT yields 2 x 10-4. Selecting standard
components values, CT = 470pF, and RT = 41.2kΩ.
The deadtime of the oscillator adds to the Maximum PWM
Duty Cycle (it is an input to the Duty Cycle Limiter). With
zero oscillator deadtime, the Maximum PWM Duty Cycle
is typically 45%. In many applications, care should be
taken that CT not be made so large as to extend the
Maximum Duty Cycle beyond 50%. This can be
accomplished by using a stable 470pF capacitor for CT.
PWM SECTION
Pulse Width Modulator
=´=´
51
.
mA
1
=
t
RAMP
==
100
=´´ =´
t
RAMP
051110
490
CC
>> t
RAMP
1
.
DEADTIME
-
5
(4)
) that the
(5)
For more information on compensating the current and
voltage control loops, see Application Notes 33 and 34.
Application Note 16 also contains valuable information for
the design of this class of PFC.
Oscillator (RAMP 1)
The oscillator frequenc y is determined b y the values of R
and CT, which determine the ramp and off-time of the
oscillator output clock:
=
f
OSC
tt
RAMPDEADTIME
The deadtime of the oscillator is deriv ed from the
following equation:
=´´
tCRIn
RAMPTT
at V
= 7.5V:
REF
tCR
=´´051.
RAMPTT
1
+
F
V
REF
G
V
H
REF
-
-
125
375..
I
J
K
T
(2)
(3)
The PWM section of the ML4824 is straightforw ard, but
there are several points which should be noted. Foremost
among these is its inherent synchronization to the PFC
section of the device, from which it also derives its basic
timing (at the PFC frequency in the ML4824-1, and at
twice the PFC frequency in the ML4824-2). The PWM is
capable of current-mode or voltage mode operation. In
current-mode applications, the PWM ramp (RAMP 2) is
usually derived directly from a current sensing resistor or
current transformer in the primary of the output stage, and
is thereby representative of the current flowing in the
converter’s output stage. DC I
by-cycle current limiting, is typically connected to RAMP
2 in such applications. F or v oltage-mode operation or
certain specialized applications, RAMP 2 can be
connected to a separate RC timing network to generate a
voltage ramp against whic h VDC will be compared. Under
these conditions, the use of voltage feedforward from the
PFC buss can assist in line regulation accuracy and
response. As in current mode operation, the DC I
input is used for output stage overcurrent protection.
, which provides c ycle-
LIMIT
LIMIT
9
Page 10
ML4824
FUNCTIONAL DESCRIPTION (Continued)
No voltage error amplifier is included in the PWM stage
of the ML4824, as this function is generally performed on
the output side of the PWM’s isolation boundary. To
facilitate the design of optocoupler feedback circuitry, an
offset has been built into the PWM’s RAMP 2 input which
allows VDC to command a zero percent duty cycle for
input voltages below 1.25V.
PWM Current Limit
The DC I
pin is a direct input to the cycle-by-cycle
LIMIT
current limiter for the PWM section. Should the input
voltage at this pin ever exceed 1V, the output of the PWM
will be disabled until the output flip-flop is reset by the
clock pulse at the start of the next PWM power cycle.
VIN OK Comparator
The V
OK comparator monitors the DC output of the PFC
IN
and inhibits the PWM if this voltage on VFB is less than its
nominal 2.5V. Once this voltage reaches 2.5V, which
corresponds to the PFC output capacitor being charged to
its rated boost voltage, the soft-start begins.
PWM Control (RAMP 2)
When the PWM section is used in current mode, RAMP 2
is generally used as the sampling point for a voltage
representing the current in the primary of the PWM’s
output transformer, derived either by a current sensing
resistor or a current transformer. In voltage mode, it is the
input for a ramp voltage generated b y a second set of
timing components (R
RAMP2
, C
), which will ha v e a
RAMP2
minimum value of zero volts and should ha v e a peak
value of approximately 5V. In voltage mode operation,
feedforward from the PFC output buss is an excellent wa y
to derive the timing ramp for the PWM stage.
Soft Start
Solving for the minimum value of CSS:
µ
A
CC
50
.
125
nF
200
V
Cms
=´ =5
SS
Generating V
The ML4824 is a current-fed part. It has an internal shunt
voltage regulator, which is designed to regulate the voltage
internal to the part at 13.5V. This allo ws a low po wer
dissipation while at the same time delivering 10V of gate
drive at the PWM OUT and PFC OUT outputs. It is
important to limit the current through the part to avoid
overheating or destroying it. This can be easily done with a
single resistor in series with the Vcc pin, returned to a bias
supply of typically 18V to 20V. T he resistor’s value must be
chosen to meet the operating current requirement of the
ML4824 itself (19mA max) plus the current required by the
two gate driver outputs.
EXAMPLE:
With a V
of 20V, a VCC limit of 14.6V (max) and the
BIAS
ML4824 driving a total gate charge of 110nC at 100kHz
(e.g., 1 IRF840 MOSFET and 2 IRF830 MOSFETs), the gate
driver current required is:
=´=
IkHznCmA
GATEDRIVE
R
BIAS
10010011
-
2014 6
=
1911
mAmA
.
VV
+
=
180
(7)
Ω
(8)
To check the maximum dissipation in the ML4824, find
the current at the minimum VCC (12.4V):
=
I
CC
180
=
42 2..
Ω
mA
(9)
-
2012 4
VV
The maximum allowable ICC is 55mA, so this is an
acceptable design.
Start-up of the PWM is controlled by the selection of the
external capacitor at SS. A current source of 50µA supplies
the charging current for the capacitor, and start-up of the
PWM begins at 1.25V. Start-up delay can be programmed
by the following equation:
µ
A
Ct
=´
SSDE LAY
50
.
125
V
(6)
where CSS is the required soft start capacitance, and
t
is the desired start-up delay.
DELAY
It is important that the time constant of the PWM soft-start
allow the PFC time to generate sufficient output power for
the PWM section. The PWM start-up dela y should be at
least 5ms.
10
The ML4824 should be locally bypassed with a 10nF and
a 1µF ceramic capacitor . In most applications, an
electrolytic capacitor of between 100µF and 330µF is also
required across the part, both for filtering and as part of
the start-up bootstrap circuitry.
V
BIAS
R
BIAS
V
CC
ML4824
GND
Figure 3. External Component Connections to V
10nF
CERAMIC
1µF
CERAMIC
CC
Page 11
LEADING/TRAILING MODULATION
ML4824
Conventional Pulse Width Modulation (PWM) techniques
employ trailing edge modulation in which the s witch will
turn on right after the trailing edge of the system clock. The
error amplifier output voltage is then compared with the
modulating ramp. When the modulating ramp reaches the
level of the error amplifier output voltage, the switch will
be turned OFF. When the switch is ON, the inductor
current will ramp up. The effectiv e duty cycle of the
trailing edge modulation is determined during the ON
time of the switch. Figure 4 shows a typical trailing edge
control scheme.
In the case of leading edge modulation, the switch is
turned OFF right at the leading edge of the system clock.
When the modulating ramp reaches the level of the error
amplifier output voltage, the switch will be turned ON.
The effective duty-cycle of the leading edge modulation is
determined during the OFF time of the switch. Figure 5
shows a leading edge control scheme.
One of the advantages of this control teccnique is that it
requires only one system clock. Switch 1 (SW1) turns off
and switch 2 (SW2) turns on at the same instant to
minimize the momentary “no-load” period, thus lowering
ripple voltage generated by the switc hing action. With
such synchronized switching, the ripple voltage of the first
stage is reduced. Calculation and evaluation hav e sho wn
that the 120Hz component of the PFC’s output ripple
voltage can be reduced by as much as 30% using this
method.
TYPICAL APPLICATIONS
Figure 6 is the application circuit for a complete 100W
power factor corrected power supply, designed using the
methods and general topology detailed in Application
Note 33.
+
DC
VIN
L1
I1
REF
OSC
U4
SW2
I2I3
I4
RL
RAMP
DFF
R
Q
U2
D
Q
CLK
VSW1
U3
+
EA
–
RAMP
CLK
SW1
+
–
C1
U1
Figure 4. Typical Trailing Edge Control Scheme.
VEAO
TIME
TIME
11
Page 12
ML4824
+
DC
VIN
SW2
SW1
I2I3
I4
RL
L1
I1
C1
U3
+
EA
–
REF
OSC
U4
RAMP
CLK
VEAO
+
–
CMP
U1
DFF
R
Q
D
U2
Q
CLK
Figure 5. Typical Leading Edge Control Scheme.
RAMP
VEAO
TIME
VSW1
TIME
12
Page 13
AC INPUT
85 TO 265VAC
ML4824
BR1
4A, 600V
R5
300mΩ
1W
C1
470nF
C3
470nF
C2
470nF
F1
3.15A
R2A
357kΩ
R2B
357kΩ
D12
1A, 50V
D13
1A, 50V
C19
1µF
R1A
499kΩ
R1B
499kΩ
R3
75kΩ
R4
13kΩ
R27
39kΩ
C30
330µF
1
2
3
4
5
6
7
8
C18
470pF
3.1mH
Q1
IRF840
R12
27kΩ
IEAO
I
AC
I
SENSE
V
RMS
SS
V
DC
RAMP 1
RAMP 2
L1
R21
22Ω
C7
220pF
ML4824
D1
8A, 600V
10nF
R28
180Ω
C12
10µF
C6
1nF
VEAO
V
V
REF
V
PFC OUT
PWM OUT
GND
DC I
LIMIT
R6
41.2kΩ
C4
CC
Q2
IRF830
C25
R14
33Ω
220Ω
T1
R19
R17
33Ω
R30
4.7kΩ
Q3
IRF830
D7
15V
R20
1.1Ω
D6
600V
D5
600V
MBR2545CT
T2
R23
1.5kΩ
MOC
8102
D11
R26
10kΩ
TL431
L2
33µH
C21
1800µF
C22
4.7µF
1.2kΩ
C23
100nF
R24
C24
1µF
R18
220Ω
12VDC
RTN
R22
8.66kΩ
R25
2.26kΩ
D3
50V
178kΩ
178kΩ
C5
100µF
R7A
R7B
100nF
R15
3Ω
C20
1µF
16
15
FB
14
13
12
C15
10nF
C16
1µF
C13
100nF
C14
1µF
2.37kΩ
C31
750kΩ
1nF
R8
82nF
R11
C8
C9
8.2nF
11
10
9
R10
6.2kΩ
D8
1A, 20V
C17
220pF
D10
1A, 20V
L1: Premier Magnetics #TSD-734
L2: 33µH, 10A DC
T1: Premier Magnetics #TSD-736
T2: Premier Magnetics #TSD-735
Premier Magnetics: (714) 362-4211
C11
10nF
Figure 6. 100W Power Factor Corrected Power Supply, Designed Using Micro Linear Application Note 33.
13
Page 14
ML4824
PHYSICAL DIMENSIONS inches (millimeters)
0.740 - 0.760
(18.79 - 19.31)
16
Package: P16
16-Pin PDIP
0.02 MIN
(0.50 MIN)
(4 PLACES)
0.170 MAX
(4.32 MAX)
0.125 MIN
(3.18 MIN)
PIN 1 ID
1
0.055 - 0.065
(1.40 - 1.65)
0.016 - 0.022
(0.40 - 0.56)
0.100 BSC
(2.54 BSC)
SEATING PLANE
0.240 - 0.260
(6.09 - 6.61)
0.015 MIN
(0.38 MIN)
0.295 - 0.325
(7.49 - 8.26)
0º - 15º
0.008 - 0.012
(0.20 - 0.31)
14
Page 15
PHYSICAL DIMENSIONS inches (millimeters)
Package: S16W
16-Pin Wide SOIC
0.400 - 0.414
16
(10.16 - 10.52)
ML4824
0.024 - 0.034
(0.61 - 0.86)
(4 PLACES)
0.090 - 0.094
(2.28 - 2.39)
1
PIN 1 ID
0.050 BSC
(1.27 BSC)
0.012 - 0.020
(0.30 - 0.51)
0.291 - 0.301
(7.39 - 7.65)
0.095 - 0.107
(2.41 - 2.72)
SEATING PLANE
0.398 - 0.412
(10.11 - 10.47)
0.005 - 0.013
(0.13 - 0.33)
0º - 8º
0.022 - 0.042
(0.56 - 1.07)
0.009 - 0.013
(0.22 - 0.33)
15
Page 16
ML4824
ORDERING INFORMATION
PART NUMBERPWM FREQUENCYTEMPERATURE RANGEPACKAGE
ML4824CP-11 x PFC0°C to 70°C16-Pin PDIP (P16)
ML4824CP-22 x PFC0°C to 70°C16-Pin PDIP (P16)
ML4824CS-11 x PFC0°C to 70°C16-Pin Wide SOIC (S16W)
ML4824CS-22 x PFC0°C to 70°C16-Pin Wide SOIC (S16W)
ML4824IP-11 x PFC–40°C to 85°C16-Pin PDIP (P16)
ML4824IP-22 x PFC–40°C to 85°C16-Pin PDIP (P16) (Obsolete)
ML4824IS-11 x PFC–40°C to 85°C16-Pin Wide SOIC (S16W)
ML4824IS-22 x PFC–40°C to 85°C16-Pin Wide SOIC (S16W) (Obsolete)
Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any
liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of
others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to
whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility or liability for use of any application
herein. The customer is urged to consult with appropriate legal counsel before deciding on a particular application.
16
2092 Concourse Drive
San Jose, CA 95131
T el: (408) 433-5200
Fax: (408) 432-0295
www .microlinear .com
DS4824-01
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.