FEATURES
Fast 12-Bit ADC with 1.47 s Conversion Time
600 kSPS Throughput Rate (AD7892-3)
500 kSPS Throughput Rate (AD7892-1, AD7892-2)
Single Supply Operation
On-Chip Track/Hold Amplifier
Selection of Input Ranges:
ⴞ10 V or ⴞ5 V for AD7892-1
0 V to +2.5 V for AD7892-2
ⴞ2.5 V for AD7892-3
High Speed Serial and Parallel Interface
Low Power, 60 mW typ
Overvoltage Protection on Analog Inputs (AD7892-1
and AD7892-3)
GENERAL DESCRIPTION
The AD7892 is a high speed, low power, 12-bit A/D converter
that operates from a single +5 V supply. The part contains a
1.47 µs successive approximation ADC, an on-chip track/hold
amplifier, an internal +2.5 V reference and on-chip versatile
interface structures that allow both serial and parallel connection to a microprocessor. The part accepts an analog input range
of ± 10 V or ±5 V (AD7892-1), 0 V to +2.5 V (AD7892-2) and
± 2.5 V (AD7892-3). Overvoltage protection on the analog inputs
for the AD7892-1 and AD7892-3 allows the input voltage to go
to ± 17 V or ±7 V respectively without damaging the ports.
The AD7892 offers a choice of two data output formats: a
single, parallel, 12-bit word or serial data. Fast bus access times
and standard control inputs ensure easy parallel interface to
microprocessors and digital signal processors. A high speed
serial interface allows direct connection to the serial ports of
microcontrollers and digital signal processors.
In addition to the traditional dc accuracy specifications such as
linearity, full-scale and offset errors, the part is also specified for
dynamic performance parameters including harmonic distortion
and signal-to-noise ratio.
12-Bit 600 kSPS ADC
AD7892
FUNCTIONAL BLOCK DIAGRAM
REF OUT/REF INV
2k⍀
V
IN1
V
IN2
The AD7892 is fabricated in Analog Devices’ Linear Compatible CMOS (LC
SIGNAL
SCALING
CONTROL LOGIC
2
MOS) process, a mixed technology process
+2.5V
REFERENCE
TRACK/HOLD
CONVSTEOCRDCS
that combines precision bipolar circuits with low power CMOS
logic. It is available in a 24-lead, 0.3" wide, plastic or hermetic
DIP or in a 24-lead SOIC.
PRODUCT HIGHLIGHTS
1. The AD7892-3 features a conversion time of 1.47 µs and a
track/hold acquisition time of 200 ns. This allows a throughput rate for the part up to 600 kSPS. The AD7892-1 and
AD7892-2 operate with throughput rates of 500 kSPS.
2. The AD7892 operates from a single +5 V supply and consumes 60 mW typ making it ideal for low power and portable
applications.
3. The part offers a high speed, flexible interface arrangement
with parallel and serial interfaces for easy connection to
microprocessors, microcontrollers and digital signal
processors.
12-BIT
ADC
DD
AD7892
DGNDAGND
CLOCK
STANDBY
MODE
DB0
DB2
DB3/RFS
DB4/SCLK
DB5/SDATA
DB10/LOW
DB11/LOW
REV. C
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
= +5 V ⴞ 5%, AGND = DGND = 0 V, REF IN = +2.5 V. All specifications T
AD7892–SPECIFICATIONS
DD
unless otherwise noted.)
MIN
ParameterA Versions1B Versions S Version2UnitTest Conditions/Comments
DYNAMIC PERFORMANCE
AD7892-1, AD7892-2f
Signal to (Noise + Distortion) Ratio
Total Harmonic Distortion
Peak Harmonic or Spurious Noise
Intermodulation Distortion
3
3
3
707070dB min
–78–78–78dB maxtyp –84 dB
3
–79–79–79dB max
= 100 kHz. f
IN
fa = 49 kHz, fb = 50 kHz
SAMPLE
= 500 kSPS
2nd Order Terms–78–78–78dB maxtyp –84 dB
3rd Order Terms–78–78–78dB maxtyp –84 dB
AD7892-3fIN = 100 kHz. f
Signal to (Noise + Distortion) Ratio37070dB min
Total Harmonic Distortion
Peak Harmonic or Spurious Noise
Intermodulation Distortion
3
3
–78–78dB max
3
–79–79dB max
fa = 49 kHz, fb = 50 kHz
SAMPLE
= 600 kSPS
2nd Order Terms–78–78dB max
3rd Order Terms–78–78dB max
DC ACCURACY
Resolution121212Bits
Minimum Resolution for Which No
Missing Codes Are Guaranteed121212Bits
Relative Accuracy
Differential Nonlinearity
AD7892-1
Positive Full-Scale Error
Negative Full-Scale Error
Bipolar Zero Error
AD7892-3
Positive Full-Scale Error
Negative Full-Scale Error
Bipolar Zero Error
AD7892-2
Positive Full-Scale Error
Unipolar Offset Error
3
3
3
3
3
3
3
3
3
3
± 1.5±1± 1LSB max
± 1± 1± 1LSB max
± 4± 4± 5LSB max
± 4± 4± 5LSB max
± 3± 2± 3LSB max
± 4± 4LSB max
± 4± 4LSB max
± 4± 3LSB max
± 5± 5± 5LSB max
± 4± 3± 4LSB max
ANALOG INPUT
AD7892-1
Input Voltage Range± 10±10± 10VoltsInput Applied to V
Input Voltage Range± 5± 5± 5VoltsInput Applied to V
Input Resistance888kΩ minInput Applied to V
IN1
IN1
IN1
with V
and V
with V
Grounded
IN2
IN2
Grounded
IN2
AD7892-2
Input Voltage Range on V
IN1
0 to +2.50 to +2.50 to +2.5VoltsInput Applied to V
IN1
Input Current101050nA max
Input Voltage Range on V
IN2
± 50±50± 50mV max
AD7892-3
Input Voltage Range on V
IN1
± 2.5±2.5VoltsInput Applied to V
IN1
Input Resistance22kΩ min
REFERENCE OUTPUT/INPUT
REF IN Input Voltage Range2.375/2.6252.375/2.625 2.375/2.625V min/V max2.5 V ± 5%
Input Impedance1.61.61.6kΩ minResistor Connected to Internal Reference Node
Input Capacitance
4
101010pF max
REF OUT Output Voltage2.52.52.5V nom
REF OUT Error @ +25°C± 10± 10± 10mV max
T
MIN
to T
MAX
± 20±20± 25mV max
REF OUT Temperature Coefficient252525ppm/°C typ
REF OUT Output Impedance5.55.55.5kΩ nom
LOGIC INPUTS
Input High Voltage, V
Input Low Voltage, V
Input Current, I
Input Capacitance, C
IN
IN
INH
INL
4
2.42.42.4V minVDD = 5 V ± 5%
0.80.80.8V maxVDD = 5 V ± 5%
± 10±10± 10µA maxVIN = 0 V to V
DD
101010pF max
to T
MAX
–2–
REV. C
AD7892
ParameterA Versions1B Versions S Version2UnitTest Conditions/Comments
LOGIC OUTPUTS
Output High Voltage, V
Output Low Voltage, V
OL
OH
4.04.04.0V minI
0.40.40.4V maxI
DB11–DB0
Floating-State Leakage Current± 10± 10± 10µA max
Floating-State Capacitance
4
151515pF max
Output Coding
AD7892-1 and AD7892-3 Two’s Complement
AD7892-2 Straight (Natural) Binary
CONVERSION RATE
Conversion Time1.471.47µs maxAD7892-3
Track/Hold Acquisition Time
Conversion Time1.61.61.68µs maxAD7892-1 and AD7892-2
Track/Hold Acquisition Time
3
3
0.20.2µs maxAD7892-3
0.40.40.32µs maxAD7892-1 and AD7892-2
POWER REQUIREMENTS
V
DD
5
I
DD
Normal Operation181819mA max
Standby Mode
6
+5+5+5V nom± 5% for Specified Performance
AD7892-2250250µA typ
AD7892-3, AD7892-18080100µA maxtyp 15 µA
Power Dissipation
Normal Operation909095mW maxVDD = +5 V. Typically 60 mW
Standby Mode
5
6
AD7892-21.251.25mW typ
AD7892-3, AD7892-1400400500µW maxVDD = +5 V. Typically 75 µW
NOTES
1
Temperature ranges are as follows: A, B Versions: –40°C to +85°C; S Version: –55°C to +125°C.
2
S Version available on AD7892-1 and AD7892-2 only.
3
See Terminology.
4
Sample tested @ +25°C to ensure compliance.
5
These normal mode and standby mode currents are achieved with resistors (in the range 10 kΩ to 100 kΩ) to either DGND or VDD on Pins 8, 9, 16 and 17.
6
A conversion should not be initiated on the part within 30 µs of exiting standby mode.
Specifications subject to change without notice.
SOURCE
= 1.6 mA
SINK
= 200 µA
ABSOLUTE MAXIMUM RATINGS*
(TA = +25°C unless otherwise noted)
VDD to AGND . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
V
to DGND . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
*Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those listed in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
REV. C
–3–
AD7892
WARNING!
ESD SENSITIVE DEVICE
TIMING CHARACTERISTICS
1, 2
(VDD = +5 V ⴞ 5%, AGND = DGND = 0 V, REF IN = +2.5 V)
1.61.68µs maxConversion Time for AD7892-1, AD7892-2
t
ACQ
200ns minAcquisition Time for AD7892-3
400320ns minAcquisition Time for AD7892-1, AD7892-2
Parallel Interface
t
1
t
2
t
3
t
4
t
5
3
t
6
4
t
7
3545ns minCONVST Pulsewidth
6060ns minEOC Pulsewidth
00ns minEOC Falling Edge to CS Falling Edge Setup Time
00ns minCS to RD Setup Time
3545ns minRead Pulsewidth
3540ns maxData Access Time After Falling Edge of RD
55ns minBus Relinquish Time After Rising Edge of RD
3040ns max
t
8
t
9
00ns minCS to RD Hold Time
200200ns minRD to CONVST Setup Time
Serial Interface
t
t
t
t
t
t
t
t
t
10
11
12
13
14
15
16
17
17A
3
3
3
4
4
3035ns minRFS Low to SCLK Falling Edge Setup Time
2530ns maxRFS Low to Data Valid Delay
2525ns minSCLK High Pulsewidth
2525ns minSCLK Low Pulsewidth
55ns minSCLK Rising Edge to Data Valid Hold Time
2530ns maxSCLK Rising Edge to Data Valid Delay
2030ns minRFS to SCLK Falling Edge Hold Time
00ns minBus Relinquish Time after Rising Edge of RFS
3030ns max
00ns minBus Relinquish Time after Rising Edge of SCLK
3030ns max
NOTES
1
Sample tested at +25°C to ensure compliance. All input signals are measured with tr = tf = 1 ns (10% to 90% of +5 V) and timed from a voltage level of +1.6 V.
2
See Figures 2 and 3.
3
Measured with the load circuit of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V.
4
These times are derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then
extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus
relinquish times of the part and as such are independent of external bus loading capacitances.
5
Assumes CMOS loads on the data bits. With TTL loads, more current is drawn from the data lines and the RD to CONVST time needs to be extended to 400 ns min.
Specifications subject to change without notice.
1.6mA
TO
OUTPUT
PIN
50pF
200A
+1.6V
Figure 1. Load Circuit for Access Time and Bus Relinquish Time
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD7892 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
–4–
REV. C
ORDERING GUIDE
AD7892
InputSampleRelativeTemperaturePackage
ModelRangeRateAccuracyRangeOption
1
AD7892AN-1± 5 V or ± 10 V500 kSPS–40°C to +85°CN-24
AD7892BN-1± 5 V or ± 10 V500 kSPS± 1 LSB–40°C to +85°CN-24
AD7892AR-1± 5 V or ± 10 V500 kSPS–40°C to +85°CR-24
AD7892BR-1± 5 V or ± 10 V500 kSPS±1 LSB–40°C to +85°CR-24
AD7892SQ-1± 5 V or ± 10 V500 kSPS±1 LSB–55°C to +125°CQ-24
AD7892AN-20 V to +2.5 V500 kSPS–40°C to +85°CN-24
AD7892BN-20 V to +2.5 V500 kSPS± 1 LSB–40°C to +85°CN-24
AD7892AR-20 V to +2.5 V500 kSPS–40°C to +85°CR-24
AD7892BR-20 V to +2.5 V500 kSPS±1 LSB–40°C to +85°CR-24
AD7892AN-3± 2.5 V600 kSPS–40°C to +85°CN-24
AD7892BN-3± 2.5 V600 kSPS± 1 LSB–40°C to +85°CN-24
AD7892AR-3± 2.5 V600 kSPS–40°C to +85°CR-24
AD7892BR-3± 2.5 V600 kSPS± 1 LSB–40°C to +85°CR-24
EVAL-AD7892-2CB
EVAL-AD7892-3CB
EVAL-CONTROL BOARD
NOTES
1
N = Plastic DIP; Q = Cerdip; R = SOIC.
2
These boards can be used as stand-alone evaluation boards or in conjunction with the EVAL-CONTROL BOARD for evaluation/demonstration purposes.
3
This board is a complete unit allowing a PC to control and communicate with all Analog Devices’ evaluation boards ending in the CB designators.