TEXAS INSTRUMENTS SN54AHCT595 Technical data

查询SN54AHCT595供应商
SN54AHCT595, SN74AHCT595
8-BIT SHIFT REGISTERS
WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
D
(Enhanced-Performance Implanted
CMOS) Process
D
Inputs Are TTL-Voltage Compatible
D
8-Bit Serial-In, Parallel-Out Shift
D
Shift Register Has Direct Clear
D
Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
D
ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) – 1000-V Charged-Device Model (C101)
D
Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs
description
The ’AHCT595 devices contain an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for the shift and storage registers. The shift register has a direct overriding clear (SRCLR (SER) input, and serial outputs for cascading. When the output-enable (OE) input is high, the outputs are in the high-impedance state.
) input, serial
SN54AHCT595 ...J OR W PACKAGE
SN74AHCT595 . . . D, DB, N, OR PW PACKAGE
SN54AHCT595 . . . FK PACKAGE
Q
D
Q
E
NC
Q
F
Q
G
NC – No internal connection
(TOP VIEW)
Q
1
B
Q
2
C
Q
3
D
Q
4
E
5
Q
F
6
Q
G
7
Q
H
GND
8
(TOP VIEW)
CQB
Q
3 2 1 20 19
4 5 6 7 8
910111213
H
Q
NC
GND
NC
16 15 14 13 12 11 10
9
VCCQ
H
Q
V
CC
Q
A
SER OE RCLK SRCLK SRCLR Q
H
A
SER
18
OE
17
NC
16
RCLK
15 14
SRCLK
SRCLR
Both the shift register clock (RCLK) and storage register clock (SRCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register.
The SN54AHCT595 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74AHCT595 is characterized for operation from –40°C to 85°C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC is a trademark of Texas Instruments Incorporated.
UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
Copyright 2000, Texas Instruments Incorporated
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
1
SN54AHCT595, SN74AHCT595
FUNCTION
8-BIT SHIFT REGISTERS WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
INPUTS
SER SRCLK SRCLR RCLK OE
X X X X H Outputs QA–QH are disabled. X X X X L Outputs QA–QH are enabled. X X L X X Shift register is cleared.
L H X X
H H X X X H X X Shift-register state is not changed.
X XX X Shift-register data is stored into the storage register. X X X X Storage-register state is not changed.
FUNCTION TABLE
First stage of the shift register goes low. Other stages store the data of previous stage, respectively.
First stage of the shift register goes high. Other stages store the data of previous stage, respectively.
logic symbol
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
Pin numbers shown are for the D, DB, J, N, PW, and W packages.
OE
RCLK
SRCLR
SRCLK
SER
13 12
10 11
14
EN3
R
1D
C2
SRG8
C1/
2D
2D
15
3
3
Q
A
1
Q
B
2
Q
C
3
Q
D
4
Q
E
5
Q
F
6
Q
G
7
Q
H
9
Q
H
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
logic diagram (positive logic)
13
OE
SER
12
10
11
14
RCLK
SRCLR
SRCLK
1D
R
C1
SN54AHCT595, SN74AHCT595
8-BIT SHIFT REGISTERS
WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
Q
3D
C3
Q
15
Q
A
2D
R
2D
R
2D
R
2D
R
2D
R
2D
R
C2
C2
C2
C2
C2
C2
Q
Q
Q
Q
Q
Q
3D
3D
3D
3D
3D
3D
C3
C3
C3
C3
C3
C3
Q
Q
Q
Q
Q
Q
1
Q
B
2
Q
C
3
Q
D
4
Q
E
5
Q
F
6
Q
G
2D
C2
R
Pin numbers shown are for the D, DB, J, N, PW, and W packages.
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Q
3D
C3
7
Q
Q
H
9
Q
H
3
SN54AHCT595, SN74AHCT595 8-BIT SHIFT REGISTERS WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
timing diagram
SRCLK
SER
RCLK
SRCLR
OE
Q
A
Q
B
Q
C
Q
D
Q
E
Q
F
Q
G
Q
H
Q
H’
4
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
UNIT
SN54AHCT595, SN74AHCT595
8-BIT SHIFT REGISTERS
WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, VCC –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, VI (see Note 1) –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output voltage range, V Input clamp current, I Output clamp current, I
(see Note 1) –0.5 V to V
O
(V
IK
I
OK
Continuous output current, I
< 0) –20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
(V
< 0 or VO > VCC) ±20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
(V
= 0 to VCC) ±25 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
O
CC
+ 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Continuous current through VCC or GND ±50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Package thermal impedance, θ
(see Note 2): D package 73°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
JA
DB package 82°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
N package 67°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
PW package 108°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, T
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51.
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
stg
recommended operating conditions (see Note 3)
SN54AHCT595 SN74AHCT595
MIN MAX MIN MAX
V V V V V I
OH
I
OL
t/v Input transition rise or fall rate 20 20 ns/V T
NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
Supply voltage 4.5 5.5 4.5 5.5 V
CC
High-level input voltage 2 2 V
IH
Low-level input voltage 0.8 0.8 V
IL
Input voltage 0 5.5 0 5.5 V
I
Output voltage 0 V
O
High-level output current –8 –8 mA Low-level output current 8 8 mA
Operating free-air temperature –55 125 –40 85 °C
A
Implications of Slow or Floating CMOS Inputs
, literature number SCBA004.
CC
0 V
CC
V
PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
5
SN54AHCT595, SN74AHCT595
PARAMETER
TEST CONDITIONS
V
UNIT
V
4.5 V
V
V
4.5 V
V
UNIT
t
Set
ns
8-BIT SHIFT REGISTERS WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)
CC
OH
OL
I
I
I
OZ
I
CC
I
CC
C
i
C
o
* On products compliant to MIL-PRF-38535, this parameter is not production tested at VCC = 0 V. †
This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or VCC.
IOH = –50 mA IOH = –8 mA IOL = 50 mA IOL = 8 mA VI = VCC or GND 0 V to 5.5 V ±0.1 ±1* ±1 VO = VCC or GND 5.5 V ±0.25 ±2.5 ±2.5 VI = VCC or GND, IO = 0 5.5 V 4 40 40 One input at 3.4 V ,
Other inputs at VCC or GND VI = VCC or GND 5 V 3 10 10 pF VO = VCC or GND 5 V 5.5 pF
5.5 V 1.35 1.5 1.5 mA
TA = 25°C SN54AHCT595 SN74AHCT595
MIN TYP MAX MIN MAX MIN MAX
4.4 4.5 4.4 4.4
3.94 3.8 3.8
0.1 0.1 0.1
0.36 0.44 0.44
m
A
m
A
m
A
timing requirements over recommended operating free-air temperature range, VCC = 5 V ± 0.5 V (unless otherwise noted) (see Figure 1)
TA = 25°C SN54AHCT595 SN74AHCT595 MIN MAX MIN MAX MIN MAX
SRCLK high or low 5 5.5 5.5
t
Pulse duration
w
su
t
h
This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together , in which case the shift register is one clock pulse ahead of the storage register.
up time
Hold time SER after SRCLK 2 2 2 ns
RCLK high or low SRCLR low 5 5 5 SER before SRCLK 3 3 3 SRCLK before RCLK
low before RCLK 5 5 5
SRCLR SRCLR high (inactive) before SRCLK 3.4 3.8 3.8
5 5.5 5.5
5 5 5
ns
PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.
6
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
PARAMETER
UNIT
f
MH
RCLK
Q
Q
C
15 pF
ns
SRCLK
Q
C
pF
ns
OE
Q
Q
C
15 pF
ns
RCLK
Q
Q
C
pF
ns
SRCLK
Q
C
50 pF
ns
OE
Q
Q
C
pF
ns
OE
Q
Q
C
pF
ns
PARAMETER
UNIT
SN54AHCT595, SN74AHCT595
8-BIT SHIFT REGISTERS
WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
switching characteristics over recommended operating free-air temperature range, V
= 5 V ± 0.5 V (unless otherwise noted) (see Figure 1)
CC
FROM TO LOAD
(INPUT) (OUTPUT) CAPACITANCE
max
t
PLH
t
PHL
t
PLH
t
PHL
t
PHL
t
PZH
t
PZL
t
PLH
t
PHL
t
PLH
t
PHL
t
PHL
t
PZH
t
PZL
t
PHZ
t
PLZ
* On products compliant to MIL-PRF-38535, this parameter is not production tested.
SRCLR Q
SRCLR Q
A
H
H
H
A
H
A
H
H
H
A
H
A
H
CL = 15 pF 135* 170* 115* 115 CL = 50 pF 95 140 85 85
p
=
L
p
= 15
L
CL = 15 pF 4.5* 8* 1* 9.1* 1 9.1 ns
p
=
L
p
= 50
L
p
=
L
CL = 50 pF 6.4 10 1 11.1 1 11.1 ns
p
= 50
L
p
= 50
L
TA = 25°C SN54AHCT595 SN74AHCT595
MIN TYP MAX MIN MAX MIN MAX
4.3* 7.4* 1* 8.5* 1 8.5
4.3* 7.4* 1* 8.5* 1 8.5
4.5* 8.2* 1* 9.4* 1 9.4
4.5* 8.2* 1* 9.4* 1 9.4
4.3* 8.6* 1* 10* 1 10
5.4* 8.6* 1* 10* 1 10
5.6 9.4 1 10.5 1 10.5
5.6 9.4 1 10.5 1 10.5
6.4 10.2 1 11.4 1 11.4
6.4 10.2 1 11.4 1 11.4
5.7 10.6 1 12 1 12
6.8 10.6 1 12 1 12
3.5 10.3 1 11 1 11
3.4 10.3 1 11 1 11
z
noise characteristics, V
V
OL(P)
V
OL(V)
V
OH(V)
V
IH(D)
V
IL(D)
NOTE 4: Characteristics are for surface-mount packages only.
Quiet output, maximum dynamic V Quiet output, minimum dynamic V Quiet output, minimum dynamic V High-level dynamic input voltage 2 V Low-level dynamic input voltage 0.8 V
operating characteristics, V
C
Power dissipation capacitance No load, f = 1 MHz 112 pF
pd
= 5 V, C
CC
CC
PARAMETER TEST CONDITIONS TYP UNIT
= 50 pF, TA = 25°C (see Note 4)
L
OL OL OH
= 5 V, T
= 25°C
A
SN74AHCT595
MIN TYP MAX
1 V
–0.6 V
3.8 V
PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
7
SN54AHCT595, SN74AHCT595 8-BIT SHIFT REGISTERS WITH 3-STATE OUTPUT REGISTERS
SCLS374F – MAY 1997 – REVISED JANUAR Y 2000
PARAMETER MEASUREMENT INFORMATION
From Output
Under Test
(see Note A)
Test Point
C
L
From Output
Under Test
(see Note A)
V
RL = 1 k
C
L
S1
CC
Open
GND
TEST S1
t
PLH/tPHL
t
PLZ/tPZL
t
PHZ/tPZH
Open Drain
Open
V
CC
GND V
CC
LOAD CIRCUIT FOR
TOTEM-POLE OUTPUTS
t
w
Input
Input
In-Phase
Output
Out-of-Phase
Output
INVERTING AND NONINVERTING OUTPUTS
NOTES: A. CL includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR 1 MHz, ZO = 50 Ω, tr 3 ns, tf 3 ns. D. The outputs are measured one at a time with one input transition per measurement.
1.5 V 1.5 V
VOLTAGE WAVEFORMS
PULSE DURATION
t
PLH
50% V
t
PHL
50% V
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
3-STATE AND OPEN-DRAIN OUTPUTS
CC
CC
LOAD CIRCUIT FOR
3 V
0 V
3 V
0 V
t
PHL
V
t
PLH
CC
CC
OH
V
OL
V
OH
V
OL
50% V
50% V
Timing Input
Data Input
Output
Control
Output
Waveform 1
S1 at V
(see Note B)
Waveform 2
(see Note B)
CC
Output
S1 at GND
1.5 V
t
CC
CC
h
t
PLZ
VOL + 0.3 V
t
PHZ
VOH – 0.3 V
t
su
1.5 V 1.5 V
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
1.5 V 1.5 V1.5 V 1.5 V
t
PZL
50% V
t
PZH
50% V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
3 V
0 V
3 V
0 V
3 V
0 V
V
V
OL
V
OH
0 V
CC
Figure 1. Load Circuit and Voltage Waveforms
8
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
IMPORTANT NOTICE
T exas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty . Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.
CERTAIN APPLICA TIONS USING SEMICONDUCT OR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICA TIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERST OOD TO BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI’s publication of information regarding any third party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright 2000, Texas Instruments Incorporated
Copyright © Each Manufacturing Company.
All Datasheets cannot be modified without permission.
This datasheet has been download from :
www.AllDataSheet.com
100% Free DataSheet Search Site.
Free Download.
No Register.
Fast Search System.
www.AllDataSheet.com
Loading...