Texas Instruments DAC7568EVM, DAC8168EVM, DAC8568EVM User Manual

User's Guide
SLAU301–November 2009
DACxx68EVM
The DACxx68 Evaluation Module is an evaluation board containing all the necessary components to evaluate the eight-channel DAC7568, DAC8168, or DAC8568 series of high-performance digital-to-analog converters from Texas Instruments. The EVM is designed so that a single printed-circuit board (PCB) supports the entire family of high-speed, 12- to 16-bit serial DACs. The EVM is provided with Grade C devices which reset to zero and have a full-scale output range of 0 V to 5 V.
Contents
1 EVM Overview ............................................................................................................... 2
2 Analog Interface ............................................................................................................. 2
3 Digital Interface .............................................................................................................. 2
4 Power Supplies .............................................................................................................. 3
4.1 DAC Power ......................................................................................................... 3
4.2 Stand-Alone Operation ............................................................................................ 3
5 EVM Operation .............................................................................................................. 3
5.1 Analog Output ...................................................................................................... 3
5.2 Reference In/Out ................................................................................................... 4
5.3 Digital Control ...................................................................................................... 4
5.4 SYNC ................................................................................................................ 4
5.5 LOAD DAC (LDAC) ................................................................................................ 4
5.6 CLEAR (CLR) ...................................................................................................... 5
5.7 Default Jumper Locations ......................................................................................... 5
6 Bill of Material and EVM Schematic ...................................................................................... 6
6.1 Bill of Materials ..................................................................................................... 6
6.2 EVM Schematic .................................................................................................... 7
7 Related Documentation from Texas Instruments ....................................................................... 8
1 Top Layer Assembly Drawing and Jumper Locations.................................................................. 5
1 Digital Control ............................................................................................................... 2
2 J3 Power Input .............................................................................................................. 3
3 EVM Default Jumper Settings............................................................................................. 5
4 Bill of Materials.............................................................................................................. 6
SLAU301–November 2009 DACxx68EVM
Submit Documentation Feedback
List of Figures
List of Tables
1
Copyright © 2009, Texas Instruments Incorporated
EVM Overview
1 EVM Overview
Full-featured Evaluation Board for the 12-/14-/16-bit, eight-channel DAC7568, DAC8168, or DAC8568 digital-to-analog converters
Onboard reference and buffer circuits
High-speed serial interface
Modular design for use with a variety of DSP and DACxx68 DAC Controller Interface Boards
2 Analog Interface
For maximum flexibility, the DACxx68EVM is designed for easy interfacing to multiple analog sources. Samtec part numbers SSW-110-22-F-D-VS-K and TSM-110-01-T-DV-P provide a convenient 10-pin, dual-row header/socket combination at J2. This header/socket provides access to the analog input pins of the ADC. Consult Samtec at www.samtec.com or call 1-800-SAMTEC-9 for a variety of mating connector options.
Pin Number Signal Description
J2.2 DAC OUT_G Voltage output for DAC channel G J2.4 DAC OUT_E Voltage output for DAC channel E J2.6 DAC OUT_C Voltage output for DAC channel C
J2.8 DAC OUT_A Voltage output for DAC channel A J2.10 DAC OUT_B Voltage output for DAC channel B J2.12 DAC OUT_D Voltage output for DAC channel D J2.14 DAC OUT_F Voltage output for DAC channel F J2.16 DAC OUT_H Voltage output for DAC channel H J2.18 REF(–) Unused J2.20 REF(+) External reference source input (2.5 V NOM, 2.525 V maximum) J2.15 VCOM Common-mode voltage output option
J2.1–J2.19 (odd) AGND Analog ground connections (except J2.15)
www.ti.com
3 Digital Interface
The DACxx68EVM is designed for easy interfacing to multiple control platforms. Samtec part numbers SSW-110-22-F-D-VS-K and TSM-110-01-T-DV-P provide a convenient 10-pin, dual-row header/socket combination at J2. This header/socket provides access to the digital control and serial data pins of the DACxx68 DAC EVM. Consult Samtec at www.samtec.com or 1-800-SAMTEC-9 for a variety of mating connector options.
Pin Number Signal Description
J2.1 CNTL Active-low input to SYNC enables data transfer – jumper configurable (see schematic) via JP5 J2.3 SCLK Serial clock J2.5 SCLK(R) Serial clock return (for DSP host systems) J2.7 FSX Frame synchronization for DSP host systems – default SYNC input through JP5 (see schematic)
J2.9 FS(R) Frame synchronization return (for DSP host systems) J2.11 DX Serial data input J2.13 DR Unused – Serial data return (for DSP host systems) J2.15 INT External source for LOAD DAC (LDAC) strobe via JP6 J2.17 TOUT Default source for LOAD DAC (LDAC) strobe via JP6 J2.19 GPIO5 Optional source for active low CLEAR (CLR) input
Table 1. Digital Control
2
DACxx68EVM SLAU301–November 2009
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
www.ti.com
Pin Number Signal Description
J2.4 J2.10 GND System (EVM) ground J2.18
4 Power Supplies
The DACxx68EVM board is built with grade C devices and requires a single +5 V DC for proper operation. This 5-V supply powers the onboard voltage reference (U2) and the common-mode voltage output buffer (U3). When used in combination with one of the DAP Interface boards, J3 provides connection to the common power bus described in document SLAA185. Table 2 shows the pinout of J3.
Power Supplies
Table 1. Digital Control (continued)
Table 2. J3 Power Input
When power is supplied to J3, JP4 allows for one of two different DC voltage sources to be applied to the DAC installed on the EVM. Review the schematic and PCB silkscreen for details.
4.1 DAC Power
JP4 allows the user to select the power supply used by the DAC installed in position U1 on the EVM. When JP4 is in the default factory position (Shunt on pins 1-2), power to the DAC comes from J3 pin 5, which is designated as a +5VDC input. When the shunt on JP4 is moved to pins 2-3, the user may apply an external power source to the DAC via TP1, referenced to TP4.
4.2 Stand-Alone Operation
When used as a stand-alone EVM, the analog power can be applied directly to TP5 referenced to pin TP4. Optimal performance of the EVM requires a clean, well-regulated power source.
The DACs that are compatible with this EVM have a variety of power supply requirements. Check the appropriate data sheets and verify that all power supplies are within the safe operating limits of the converter before applying power to the EVM.
Signal Pin Signal
Number
Unused 1 2 Unused
+5VA 3 4 Unused
GND 5 6 GND Unused 7 8 Unused Unused 9 10 Unused
CAUTION
5 EVM Operation
5.1 Analog Output
The analog output from the EVM is applied directly to J2 (top or bottom side) pins 2-16 (even). The DACxx68EVM does not provide any additional filtering or buffering of the output voltage, so that the user may evaluate the converter’s low-glitch output performance.
SLAU301–November 2009 DACxx68EVM
Submit Documentation Feedback
3
Copyright © 2009, Texas Instruments Incorporated
EVM Operation
5.2 Reference In/Out
The DAC8568, DAC8168, and DAC7568 provide the ability to use an internal reference or an external reference in the range of 0 V to 2.5 V. The DACxx58 internal reference is powered OFF by default. The following sections describe how to apply an external reference or use the internal reference.
5.2.1 External Reference
provides an external reference via JP3 (shorted pins 1-2 by default) from U2, a precision REF5025 source of 2.5 VDC. When JP3 is shorted on pins 2-3, an external reference may be applied to J2 pin 20 or TP3 reference to TP2.
These external reference sources are applied to pin 8 of the DAC installed on the EVM and are also fed to U3, a unity gain buffer configured OPA379. The output of U3 may be used to provide a 2.5-V, common-mode input to external signal-conditioning circuits via J2 pin 15.
5.2.2 Internal Reference
The internal reference can be powered up and powered down by using a serial command that requires a 32-bit write sequence as defined in the device data sheet (see the Serial Interface section and Table 1 of document SBAS430).
Before enabling the internal reference of the DAC installed on the evaluation board, ensure that any shunt jumper applied to JP3 is completely removed.
www.ti.com
CAUTION
The internal reference is enabled by setting the feature bits of the DAC control register. The DAC7568/8168/8568 data sheet provides specific details on both the static and flexible operating modes of the internal reference. For more information on using the internal reference source, review the Internal Reference section of document SBAS430.
The internal reference source is applied to U3, a unity gain buffer configured OPA379. The output of U3 may be used to provide a 2.5-V, common-mode input to external signal conditioning circuits via J2 pin 15.
5.3 Digital Control
The digital control signals can be applied directly to J1 (top or bottom side). The DACxx68EVM also can be connected directly to a DSP or microcontroller capable of supplying the necessary serial control inputs. Visit the product folder for the EVM or the installed device for a current list of compatible interface and/or accessory boards.
5.4 SYNC
For synchronous DAC update operations, jumper JP5 is provided to allow the source selection of the signal applied to the SYNC input of the DAC installed on the EVM. The factory default condition for the EVM is to place a shunt jumper between pins 1-2 of JP5. This allows the Frame Sync (FS) signal from DSP host systems to be used as the SYNC input to the DAC. This signal originates from J1.7. When the shunt on JP5 is moved to pins 2-3, a GPIO input applied via J1.1 can be used to control the SYNC input to the DAC. JP2 may also be used to hold the LDAC input to the DAC low, allowing synchronous DAC output updates.
5.5 LOAD DAC (LDAC)
For asynchronous updates to the DAC outputs, jumper JP6 is provided to allow the source selection of the signal applied to the LDAC input of the DAC installed on the EVM. The factory default condition for the EVM is to place a shunt jumper between pins 1-2 of JP6. This allows the Timer Output (TOUT) signal from DSP host systems to be used as the LDAC input to the DAC. This signal originates from J1.17.
4
DACxx68EVM SLAU301–November 2009
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Loading...
+ 7 hidden pages