查询SSM1105供应商
FEATURES SUMMARY
■ System solution for use with image processing
scalar ICs
– For LCD monitors, projectors, and TVs
– Compatible with Pixelworks PW11x/PWx64
families (and sim ilar image processors or micro-controllers)
■ Single integrated package, including:
– Dual bank Flash memories
2
– DDC, I
– General purpose I/O
– Programmable logic
– In-System Programming via JTAG
■ Dual bank Flash memories
– Provide concurrent operation
– 5 Mbit main Flash memory
– 384 Kbit secondary Flash memory (divided
into 10 small sectors)
– Programmable Decode PLD for flexible ad-
dress mapping of both memories
■ Dual Display Data Channels (DDC)
– Supports DDC for both analog RGB and digi-
tal DVI video input channels
– DDC1/DDC2B VESA standard compliant
– 256 byte SRAM buffer for each DDC channel
■ Dual independent I
– Each capable of master or slave operation
– Control A/D converters, video decoders, and
future devices (tuner, audio, etc.)
■ Four Pulse Width Modulator (PWM) channels
– 16-bit resolution for period and for duty cycle
– 16-bit clo ck pr escalers
■ Seven I/O ports with 52 I/O pins for Multifunction
I/O: GPIO, DDC, I
■ 3000 gate PLD with 16 macrocells, for creating
glue logic, state machines, clock dividers,
C, and PWM channels
2
C channels
2
C, PWM, PLD I /O, and JTAG
SSM1105V
Scalar System Memory (SSM)
for Image Processor ICs
NOT FOR NEW DESIGN
decoders, chip-selects, inverters; and to
prioritize interrupts from DDC, I
Figure 1. Packages
TQFP100 (U)
■ In-System Programming (ISP) with JTAG
– Program entire chip in 30-40 seconds with no
involvement of the processor
– Program with low-cost FlashLINK
■ Content Security: Programmable Security Bit
blocks access of device programmers / readers
■ Zero-Power Technology: memory and PLD
blocks automatically switch to stand-by current
between input changes
■ Package and Specifications
– 100-pin TQFP, 14 x 14mm
– 90 ns memory ac ce ss ti me
–V
Operating Voltage: 2.7V to 3.6V
CC
2
C, PWM
November 2002
This is information on a product still in production but not recommended for new designs.
1/4
SSM1105V
SUMMARY DESCRIPTION
SSM1105V devices bring in-system programmable (ISP) and in-application programmable (IAP)
flash memory to LCD monitor, projector and television applications utilizing a scalar IC from either
Pixelworks or other similar image processors or
micro-controllers (MCU). Figure 3 sho ws a typ ical
SSM based system with Pixelworks pro cesso r.
The SSM1105V devices feature a dual -bank flash
architecture, Dual Display Data Channels (DD C),
2
I
C, PWM channels, general purpose I/O, programmable logic, and in-system programming via
either JTAG or I
Figure 2. SSM Block Diagram
2
C.
The dual-bank Flash memory architecture supports full concurrent operation permitting IAP in
the field, which means that firmware can be remotely updated with little interruption of system
operation. During run-time, the secondary Flash
memory array is ideal for EEPROM emulation,
thus eliminating the need for a separat e external
EEPROM.
An on-chip, decode PLD provides for flexible address mapping for both memories. Dual 256 byte
SRAMs provide buffer storage for the DDC channels, thus removing the burden from the processor.
CPU ADDR
AD0
AD1
AD2
AD3
AD4
AD5
AD6
AD7
AD8
AD9
AD10
AD11
AD12
AD13
AD14
AD15
CPU DAT A
PF0
PF1
PF2
PF3
PF4
PF5
PF6
PF7
PG0
PG1
PG2
PG3
PG4
PG5
PG6
PG7
CPU CNTL
CNTL0
CNTL1
CNTL2
RST\
INTERNAL ADDR, DATA, CONTROL BUS LINKED TO CPU
SECURITY
LOCK
PAGE REG
DECODE
PLD
GENERAL PLD
PLD INPUT BUS
INTERNAL ADDR, DATA, CONTROL BUS LINKED TO CPU
AND
ARRAY
AAAAAAAA
BBBBBBBBCCCCCCCC
PIN FEEDBACK
NODE FEEDBACK
FS0-9
CSBOOT0-5
DDC-SRAM
CSIP
CSIOP
AA
BBBBBBBB
16 OUTPUT MICROCELLS
24 INPUT
MICROCELLS
640 KBytes to tal
SECONDARY FLASH
6 BLOCKS, 8 KB
RUNTIME CONTROL
AAAAAA
MAIN FLASH
10 BLOCKS, 64 KB
48 KBytes total
DDC SRAMs
256 byte 256 byte
REG FILES
DDC
I2C
PWM
GPIO
POWER MNGMT
DUAL I2C
I2C0 I2C1
TO PLD
IN BUS
I/O PORT
PD0
PD1
PD2
PD3
I/O PORT
PA0
PA1
PA2
PA3
PA4
PA5
PA6
PA7
I/O PORT
PB0
PB1
PB2
PB3
PB4
PB5
PB6
PB7
I/O PORT
PC0
PC1
PC2
PC3
PC4
PC5
PC6
PC7
JTAG ISP
CONTROLLER
P
E
0
I/O PORT
P
P
P
E
E
E
3
2
1
DUAL DDC
DDC0 DDC1
P
P
P
P
E
E
E
E
7
6
5
4
P
H
0
I/O PORT
P
P
H
H
2
1
P
P
P
H
H
H
5
4
3
QUAD PWM
PW0 PW1 PW2 PW3
P
P
H
H
7
6
Note: Additio nal address lines can be brought in to the device via Por t A , B, C or D.
2/4
P
I
0
I/O PORT
P
P
I
I
2
1
P
P
P
P
P
I
I
I
I
I
7
6
5
4
3
AI04976