The CXP872P48A is a CMOS 8-bit microcomputer
which consists of A/D converter, serial interface,
timer/counter, time base timer, vector interruption,
high precision timing pattern generation circuit, PWM
generator, PWM for tuner, VISS/VASS circuit, 32kHz
timer/event counter, remote control receiving circuit,
general purpose prescaler, HSYNC counter, VCR
vertical sync separation circuit and the measuring
circuit which measure signals of capstan FG and
drum FG/PG and other servo systems, as well as
basic configurations like 8-bit CPU, PROM, RAM and
I/O port. They are integrated into a single chip.
Also this IC provides sleep/stop function which
enables to lower power consumption and ultra-low
speed instruction mode in 32kHz operation.
The CXP872P48A is the on-chip PROM version of
the CXP87248A with on-chip mask ROM, providing
the function of being able to write directly into the
program. It is suitable for evaluation use during
system development and for small quantity production.
100 pin QFP (Plastic)100 pin LQFP (Plastic)
Structure
Silicon gate CMOS IC
Features
• A wide instruction set (213 instructions) which covers various types of data
— 16-bit arithmetic instruction/multiplication and division instruction/boolean bit operation instruction
• Minimum instruction cycleDuring operation 333ns/12MHz (3.0 to 5.5V)
During operation 250ns/16MHz (4.5 to 5.5V)
During operation 122µs/32kHz
• Incorporated PROM capacity48 Kbytes
• Incorporated RAM capacity1376 bytes
• Peripheral functions
— A/D converter8 bit, 12-channel, successive approximation system
(Conversion time 20.0µs/16MHz)
— Serial interfaceIncorporated buffer RAM (1 to 32 bytes auto transfer) 1-channel
Incorporated 8-bit and 8-stage FIFO
(1 to 8 bytes auto transfer) 1-channel
— Timer8-bit timer
8-bit timer/counter
19-bit time base timer
32kHz timer/counter
— High precision timing pattern generator PPG 19-pin 32-stage programmable
• Interruption22 factors, 15 vectors, multi-interruption possible
• Standby modeSLEEP/STOP
• Package100-pin plastic QFP/LQFP
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
2. VSS (Pins 39 and 86) are both connected to GND.
– 4 –
SO0
SCK0
PF6/AN10
PF7/AN11
PF4/AN8
PF5/AN9
SS
AV
Pin Description
SymbolI/ODescription
(Port A)
PA0/PPO0
to
PA7/PPO7
PB0/PPO8
to
PB7/PPO15
Output/Real time
output
Output/Real time
output
8-bit output port.
Data is gated with PPO
contents by OR-gate and
they are output. (8 pins)
(Port B)
8-bit output port.
Data is gated with PPO
contents by OR-gate and
they are output. (8 pins)
Programmable pattern generator (PPG)
output. Functions as high precision real
time pulse output port.
(19 pins)
PB0 and PB2 can be 3-state controlled
with PPG.
CXP872P48A
PC0/PPO16
to
PC2/PPO18
PC3/RTO3
to
PC7/RTO7
PD0
to
PD7
PE0/INT0/
CKOUT
PE1/EC/
INT2/HCOUT
PE2/PWM0
PE3/PWM1
PE4/DAA0
PE5/DAA1
PE6/DAB0
PE7/DAB1
AN0 to AN3
PF0/AN4
Input pin to request external interruption and
non-maskable interruption. Active when falling edge.
Serial clock (CH1) I/O pin.
PI6/SO1
PI7/SI1
PJ0 to PJ7
EXTAL
XTAL
TEX
TX
RST
MP
AVDD
AVREF
AVss
VDD
Vpp
I/O/Output
I/O/Input
I/O
Input
Output
Input
Output
Input
Input
Input
Serial data (CH1) output pin.
Serial data (CH1) input pin.
(Port J)
8-bit I/O port. Function as standby release input can be specified by
bit unit. Enables to specify I/O by bit unit.
Connection pin of crystal oscillator for system clock. When supplying
the external clock, input the external clock to EXTAL pin and input
opposite phase clock to XTAL pin.
Connection pin of crystal oscillator for 32kHz timer clock. When used
as event counter, input to TEX pin and leave TX pin open.
(Feedback resistor is not removed.)
System reset pin of active "L" level.
Microprocessor mode input pin. Always connect to GND.
Positive power supply pin of A/D converter.
Reference voltage input pin of A/D converter.
GND pin of A/D converter.
Positive power supply pin.
Positive power supply pin used for writing incorporated PROM.
Connect to VDD during normal operation.
Vss
GND pin. Connect both VSS pins to GND.
– 6 –
A
Input/Output Circuit Formats for Pins
CXP872P48A
Pin
PA0/PPO0
to
PA7/PPO7
PB4/PPO12
to
PB7/PPO15
12 pins
PB0/PPO8
PB2/PPO10
Port A
Port B
Data bus
PPO data
Port A or Port B
RD (Port A or Port B)
PPO8 or PPO10
PB0 or
PB2 data
RD (Port B)
Circuit format
Output becomes active from high impedance by
data writing to port register.
When reset
Hi-Z
Hi-Z
2 pins
PB1/PPO9
PB3/PPO11
2 pins
Data bus
Output becomes active from high impedance
by data writing to port register.
PPO9 or PPO11
PPG control status
register bit 0
3-state control
selection
AAA
PPO9 or PPO11
PB1 or
PB3 data
Data bus
RD
(Port B)
Output becomes active
from high impedance by
data writing to port register.
Hi-Z
– 7 –
CXP872P48A
Pin
PC0/PPO16
to
PC2/PPO18
PC5/RTO5
to
PC7/RTO7
6 pins
PC3/RTO3
Port C
Data bus
Data bus
Data bus
PPO, RTO data
Port C data
Port C direction
RD (Port C)
RD (Port C direction)
RTO3
PC3 data
PC3 direction
Circuit format
(Every bit)
Input
protection
circuit
IP
IP
When reset
Hi-Z
Hi-Z
1 pin
PC4/RTO4
1 pin
RD (Port C)
Data bus
RD (Port C direction)
RTG interruption control
register
bit 7
3-state control selection
AAA
RTO4
PC4 data
PC4 direction
Data bus
RD (Port C)
Data bus
RD (Port C direction)
RTO4
Hi-Z
IP
RTO data is OR-gate data of ch0 and ch1.
– 8 –
CXP872P48A
A
Pin
PD0
to
PD7
8 pins
Port D
Port D data
Port D direction
Data bus
RD (Port D)
Port E
Port E/PWM
selection register
bit 0, 1
AAA
Circuit format
When reset
High current
12mA
Hi-Z
IP
(Every 4 bits)
PD0 to 3
PD4 to 7
PE0/INT0
/CKOUT
1 pin
PE1/EC/INT2
/HCOUT
Data bus
Port E
From HSYNC
counter
RD (Port E)
Hi-Z control
HCOUT
Data bus
PS1
PS2
PS3
Interruption circuit
RD (Port E)
MPX
IP
Input
protection
circuit
IP
Input
protection
circuit
Hi-Z
Hi-Z
1 pin
To interruption
circuit/event counter
– 9 –
CXP872P48A
A
A
Pin
PE2/PWM0
PE3/PWM1
PE4/DAA0
PE5/DAA1
4 pins
PE6/DAB0
PE7/DAB1
Port E
Hi-Z control
Data bus
Port E
Hi-Z control
DA gate output or
PWM output
Port E data
Port/DA output
select
RD (Port E)
DA gate output
Port E data
Circuit format
MPX
A
MPX
A
When reset
Hi-Z
H level
2 pins
AN0
to
AN3
4 pins
PF0/AN4
to
PF3/AN7
4 pins
Data bus
Port F
Port/DA output
select
RD (Port E)
Input multiplexer
IP
Input multiplexer
IP
RD (Port F)
A/D converter
Hi-Z
A/D converter
Hi-Z
Data bus
– 10 –
Loading...
+ 22 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.