STAND-BY CONDITIONABLE TO MEET
”BLUE ANGEL” NORM (<1W TOTAL POWER
CONSUMPTION)
■ INTERNALLY TRIMMEDZENER
REFERENCE
■ UNDERVOLTAGE LOCK-OUT WITH
HYSTERESIS
■ INTEGRATED START-UPSUPPLY
■ AVALANCHERUGGED
■ OVERTEMPERATUREPROTECTION
■ LOW STAND-BYCURRENT
■ ADJUSTABLE CURRENT LIMITATION
VIPer50BSP
SMPS PRIMARY I.C.
TARGET DATA
10
PENTAWATT HVPENTAWATT HV
PowerSO-10
DESCRIPTION
VIPer50B made using VIPower M0 Technology
combinesonthesamesiliconchipa
state-of-the-art PWM circuit together with an
optimized high voltage avalanche rugged Vertical
Power MOSFET (400 V / 3 A). Typical
applications cover off line power supplies with a
secondarypower capability of 50W in a USmains
lines configuration. It is compatible from both
primary or secondary regulation loop despite
using around 50% less components when
compared with a discrete solution. Burst mode
operation is an additional feature of this device,
offering the possibility to operate in stand-by
mode withoutextra components.
1
(022Y)
BLOCK DIAGRAM
VDD
December 1999
13 V
+
ERROR
AMPLIFIER_
LOGIC
0.5V
UVLO
ON/OFF
+
_
4.5V
SECURITY
LATCH
FF
R/SSQ
OVERTEMP.
DETECTOR
1.7 µ s
DELAY
OSC
OSCILLATOR
PWM
LATCH
S
R1
FF
R2 R3
COMP
Q
250 ns
BLANKING
0.5V
+
+
_
_
1 V/A
CURRENT
AMPLIFIER
DRAIN
SOURCE
B
1
9
2
0
0
C
F
1/20
VIPER50B/BSP
ABSOLUTEMAXIMUM RATING
Symb o lPara met erVal u eUni t
V
I
V
V
OSC
V
COMP
I
COMP
V
I
D(AR)
P
T
T
THERMALDATA
R
thj-case
R
thj-a mb.
(*) When mounted using the minimum recommended pad size on FR-4 board.
Continuous D r ai n-S ource Volta ge (T j = 25 t o 125oC)-0.3 to 400V
DS
Maximum CurrentInte rnally LimitedA
D
Supply Volt age0 to 15V
DD
Volt age Range Input0 to V
DD
Volt age Range Input0 to 5V
Maximum Continuous Curre nt±2mA
Elect r o st at ic disc harge (R = 1. 5 KΩ C = 100pF )
esd
4000V
Avalanche D r ain-Source Curre nt , Repetitive or N ot -Repetit ive
=100oC, Pulse Width Limited by TJmax, δ <1%)
(T
C
Power Dissipation at Tc = 25oC60W
tot
Junction O per ating Tem pe r at ureInt ernally Li m it ed
j
St orage T emperature-65 to 150
stg
TBDA
PENTAWATT-HV PowerSO-10(*)
Ther mal Res istance Junc ti on-c aseMax1.91.9
Ther mal Res istance Ambient-caseMax6050
o
o
o
C/W
o
C/W
V
C
C
CONNECTION DIAGRAMS (Top View)
PENTAWATT HVPENTAWATTHV (022Y)PowerSO-10
CURRENT ANDVOLTAGE CONVENTIONS
IDDID
OSC
I
OSC
DD
V
13V
OSC
V
+
ICOMP
VCOMP
DRAINVDD
COMP SOURCE
VDS
2/20
FC00020
ORDERING NUMBERS
PENTAW AT T HVPENT AWAT T HV (022Y)PowerSO -10
VIPer50BVI Per50B (0 22Y )VI Per 50 B SP
VIPER50B/BSP
PINSFUNCTIONAL DESCRIPTION
DRAINPIN:
Integrated power MOSFET drain pin. It provides
internal bias current during start-up via an
integrated high voltage current source which is
switched off during normal operation. The device
is able to handle an unclamped current during its
normal operation,assuring self protection against
voltage surges, PCB stray inductance, and
allowing a snubberless operation for low output
power.
SOURCEPIN:
Power MOSFET source pin. Primary side circuit
commonground connection.
VDD PIN :
This pin providestwo functions :
- It corresponds to the low voltage supply of the
controlpart of the circuit. If V
the start-up current source is activatedand the
output power MOSFET is switched off until the
V
voltage reaches 11V. During this phase,
DD
the internal current consumption is reduced,
the V
pin is sourcing a current of about 2mA
DD
and the COMP pin is shorted to ground. After
that, the current source is shut down, and the
devicetries to start up by switching again.
goes below 8V,
DD
- This pin is also connected to the error
amplifier, in order to allow primary as well as
secondary regulation configurations. In case of
primary regulation, an internal 13V trimmed
reference voltage is used to maintain V
13V. For secondary regulation, a voltage
between 8.5V and 12.5V will be put on V
by transformer design, in order to stuck the
output of the transconductanceamplifier to the
high state. The COMP pin behaves as a
DD
DD
at
pin
constant current source, and can easily be
connected to the output of an optocoupler.
Note that any overvoltage due to regulation
loop failure is still detected by the error
amplifier through the V
voltage, which
DD
cannot overpass 13V. The output voltage will
be somewhat higher than the nominalone, but
still under control.
COMP PIN :
This pin providestwo functions :
- It is the output of the error transconductance
amplifier, and allows for the connection of a
compensation network to provide the desired
transfer function of the regulation loop. Its
bandwidth can be easily adjusted to the
needed value with usualcomponentsvalue. As
statedabove,secondaryregulation
configurations are also implemented through
the COMPpin.
- When the COMP voltage is going below 0.5V,
the shut-down of the circuit occurs, with a zero
duty cycle for the power MOSFET. This feature
can be used to switchoff the converter, and is
automatically activated by the regulation loop
(whatever is the configuration) to provide a
burst mode operation in case of negligible
output power or open load condition.
OSC PIN :
An R
to define the switching frequency. Note that
despite the connection of R
significant frequency change occurs for V
varying from 8V to 15V. It provides also a
synchronisationcapability, when connected to an
external frequency source.
network must be connected on that pin
T-CT
to VDD,no
T
DD
3/20
VIPER50B/BSP
AVALANCHE CHARACTERISTICS
Symb o lPara met erMax Valu eUni t
I
D(ar)
E
Avalanche C ur rent, Repetitive or Not-R epe t it ive
(pulse widt h lim i t ed b y T
Symb o lParamet erTest Con d it i onsMi n .Typ .Max.Unit
BV
I
DSS
R
DS(on)
C
OSS
(1) On Inductive Load, Clamped.
Drain-Source VoltageID=1mAV
DSS
COMP
=0V
400V
(see fig. 5)
Of f - State Dra in Cur rentV
St at ic Drain Sour ce on
Resistance
t
Fall TimeID=0.2AVin= 300 V (1)
f
=0VTJ=125oC
COMP
V
= 400 V
DS
ID=2A
=2ATJ= 100oC
I
D
(see fig. 3)
Rise TimeID=2AVin= 300 V (1 )
t
r
(see fig. 3)
Out put CapacitanceVDS= 25 V150pF
TBDA
TBDmJ
1mA
1.82.2
4.0
100ns
50ns
Ω
Ω
SUPPLY SECTION
Symb o lParamet erTest Con d it i onsMi n .Typ .Max.Unit
I
DDch
I
DD0
I
DD1
I
DD2
V
DDo f f
V
DDo n
V
DDhyst
St art - u p Char ging
Current
Oper at i ng Supply Current VDD=12V, FSW=0KHz
VDD=5VVDS=70V
(see f ig. 2 and f ig.15)
-2mA
1216mA
(see fig. 2)
Oper at i ng Supply Current VDD=12V, FSW= 100 KHz14mA
Oper at i ng Supply Current VDD=12V, FSW= 200 KHz16mA
Undervoltage Shutdown(see f ig. 2)8V
Undervoltage Reset(see fig. 2)1112V
Hysteresis Start-up(see f ig. 2)2.43V