When VCC degrades during a power failure,E
CON
is forced inactive independent of E. In this situation,
the SRAM is unconditionally write protected as V
CC
falls below an out-of-tolerance threshold (V
PFD
).
The power fail detection value associated with V
PFD
is selected by the THS pin and is shown in Table 5.
(Note: THS pin must be connected to either V
SS
or
V
OUT
). If chip enable access is in progress during
a power fail detection, that memory cycle continues
to completion before the memory is write protected.
If the memory cycle is not terminated within time
t
WP
, E
CON
is unconditionally driven high, write pro-
tecting the SRAM.
A power failure during a write cycle may corrupt
data at the currently addressed location, but does
not jeopardize the rest of the SRAM’s contents. At
voltages below V
PFD
(min), the user can be assured
the memory will be write protected provided the
V
CC
fall time exceeds tF.
As V
CC
continues to degrade, the internal switch
disconnects V
CC
and connects the internal battery
to V
OUT
. This occurs at the switchover voltage
(V
SO
). Below the VSO, the battery provides a volt-
age V
OHB
to the SRAM and can supply current
I
OUT2
(see Table 5). When VCC rises above VSO,
V
OUT
is switched back to the s upply voltage. Output
E
CON
is held inactive for tER (200ms maximum)
after the power supply has reached V
PFD
, inde-
pendent of the
E input, to allow for processor
stabilization (see Figure 6).
DATA RETENTION LIFETIME CALCULATION
Most low power SRAMs on the market today can
be used with the M40Z1 11/11 1W NVRAM Controller. Ther e are, however some criteria which should
be used in making the final choice of which SRAM
to use. The SRAM must be designed in a way
where the chip enable input disables all other inputs to the SRAM. This allows inputs to the
M40Z1 1 1/1 1 1W and SRAMs to be Don’t Care once
V
CC
falls below V
PFD
(min). The SRAM s hould also
guarantee data retention down to V
CC
=2.0V. The
chip enable access time must be sufficient to meet
the system needs with the chip enable propagation
delays included. If the SRAM includes a second
chip enable pin (
E2), this pin should be tied to V
OUT
.
If data retention lifetime is a critical parameter for
the system, it is important to review the data retention current specifications for the particular SRAMs
being evaluated. Most SRAMs specify a data retention current at 3.0V.
AI02394
V
CC
EE
CON
V
SS
V
OUT
V
CC
CMOS
SRAM
x8 or x16
3.3V or 5V
THS
E
0.1µF0.1µF
M40Z111
Thereshold
1N5817 or
MBR5120T3
Figure 3. Hardware Hookup
3/12
M40Z111, M40Z111W