1 Mbit (128Kb x 8) Low Voltage UV EPROM and OTP EPROM
■ LOW VOLTAGE READ OPERATION:
3V to 3.6V
■ FAST ACCESS TIME: 90ns
■ LOW POWER CONSUMPTION:
CC
32
V
1
8 x 20 mm
PP
8
Q0-Q7
– Active Current15mA at 5MHz
– Standby Current 20µA
■ PROGRAMMING VOLTAGE: 12.75V ± 0.25V
■ PROGRAMMING TIME: 100µs/byte (typical)
■ ELECTRONIC SIGNATURE
– Manufacturer Code: 20h
– Device Code: 05h
DESCRIPTION
The M27V101 is a low voltage 1 Mbit EPROM offered in the two ranges UV (ultra violet erase) and
OTP (one time programmable). It is ideally suited
for microprocessor systems requiringlarge data or
program storage and is organized as 131,072 by 8
bits.
The M27V101 operates in the read mode with a
supply voltage as low as 3V. The decrease in operating power allows either a reduction of the size
of the battery or an increase in the time between
battery recharges.
The FDIP32W (window ceramic frit-seal package)
has a transparent lid which allow the user to expose the chiptoultraviolet light to erasethebitpattern.
32
1
FDIP32W (F)PDIP32 (B)
PLCC32 (K)TSOP32 (N)
Figure 1. Logic Diagram
V
17
A0-A16
Table 1. Signal Names
A0-A16Address Inputs
Q0-Q7Data Outputs
EChip Enable
GOutput Enable
PProgram
V
PP
V
CC
V
SS
Program Supply
Supply Voltage
Ground
P
E
G
M27V101
V
SS
AI00660B
1/15May 1998
M27V101
Figure 2A. DIP Pin Connections
V
1
PP
2
A15
3
A12
4
A7
5
A6
6
A5
7
A4
8
9
10
11
12
13
14
15
16
M27V101
A3
A2
A1
A0
Q0
Q2
SS
Warning: NC = Not Connected.
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
AI01906
V
CC
PA16
NC
A14
A13
A8
A9
A11
G
A10
E
Q7
Q6
Q5Q1
Q4
Q3V
Figure 2B. LCC Pin Connections
CC
VPPV
32
Q3
Q4
P
Q5
A16
A12
A15
A7
A6
A5
A4
A3
9
A2
A1
A0
Q0
Q1
Warning: NC = Not Connected.
1
M27V101
17
Q2
SS
V
NC
25
Q6
A14
A13
A8
A9
A11
G
A10
E
Q7
AI00661
Figure 2C. TSOP Pin Connections
A11G
A9
A8
A13
A14
NC
V
CC
V
PP
A16
A15
A12
A7
A6
A5
A4A3
Warning: NC = Not Connected.
1
P
M27V101
8
(Normal)
9
1617
32
25
24
AI01152B
A10
E
Q7
Q6
Q5
Q4
Q3
V
SS
Q2
Q1
Q0
A0
A1
A2
A new pattern can then be written to the device by
following the programming procedure. For applications wherethe content is programmed only one
time and erasure is not required, the M27V101 is
offered in both PDIP32, PLCC32 and TSOP32 (8
x 20 mm) packages.
DEVICE OPERATION
The operating modes of the M27V101 are listed in
the Operating Modes table. A single power supply
is required in the read mode. All inputs are TTL
levels exceptfor VPPand 12V onA9 forElectronic
Signature.
Read Mode
The M27V101 has two control functions, both of
which must be logically active in order to obtain
data at the outputs. Chip Enable (E) is the power
control and should be used for device selection.
Output Enable (G) is the output control and should
be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time
(t
) is equal to the delay from E to output
AVQV
(t
). Data is availableat the outputafter a delay
ELQV
of t
from the falling edge of G, assuming that
GLQV
E has been low and the addresses have been stable for at least t
AVQV-tGLQV
.
2/15
M27V101
Table 2. Absolute Maximum Ratings
(1)
SymbolParameterValueUnit
T
A
T
BIAS
T
STG
(2)
V
IO
V
CC
(2)
V
A9
V
PP
Note: 1. Except for the rating ”Operating Temperature Range”, stresses above those listed in the Table ”Absolute Maximum Ratings” may
cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions
above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program andother relevant quality documents.
2. Minimum DC voltage on Input or Output is –0.5V with possible undershoot to –2.0V for a period less than 20ns. Maximum DC
voltage on Output is V
3. Depends on range.
Ambient Operating Temperature
Temperature Under Bias–50 to 125°C
Storage Temperature–65 to 150°C
Input or Output Voltage (except A9)–2 to 7V
Supply Voltage–2 to 7V
A9 Voltage–2 to 13.5V
Program Supply Voltage–2 to 14V
+0.5V with possible overshoot to VCC+2V for a period less than 20ns.
CC
(3)
–40 to 125°C
Table 3. Operating Modes
ModeEGPA9
Read
Output DisableV
Program
VerifyV
Program Inhibit
Standby
Electronic Signature
Note: X = VIHor VIL,VID= 12V ± 0.5V.
V
IL
IL
V
IL
IL
V
IH
V
IH
V
IL
V
IL
V
IH
V
IH
V
IL
XX
XXV
VILPulse
V
IH
X
XVPPData Out
XXX
XXX
V
IL
V
IH
V
ID
V
PP
V
or V
CC
SS
or V
CC
SS
V
PP
V
PP
V
or V
CC
SS
V
CC
Q0-Q7
Data Out
Hi-Z
Data In
Hi-Z
Hi-Z
Codes
Table 4. Electronic Signature
IdentifierA0Q7Q6Q5Q4Q3Q2Q1Q0Hex Data
Manufacturer’s Code
Device Code
V
IL
V
IH
Standby Mode
The M27V101 hasa standby mode which reduces
the supply current from 15mA to 20µA with low
voltage operationVCC≤ 3.6V, seeRead Mode DC
00100000 20h
00000101 05h
placed in the standby mode by applying a CMOS
high signal to the E input. When in the standby
mode, the outputs are in a high impedance state,
independent of the G input.
Characteristics table for details.The M27V101 is
3/15
M27V101
Table 5. AC Measurement Conditions
High SpeedStandard
Input Rise and Fall Times≤ 10ns≤ 20ns
Input Pulse Voltages0 to 3V0.4V to 2.4V
Input and Output Timing Ref. Voltages1.5V0.8V and 2V
Figure 3. AC Testing Input Output Waveform
High Speed
3V
1.5V
0V
Standard
2.4V
0.4V
Table 6. Capacitance
SymbolParameterTest ConditionMinMaxUnit
C
IN
C
OUT
Note: 1. Sampled only, not 100% tested.
Input Capacitance
Output CapacitanceV
(1)
(TA=25°C, f = 1 MHz)
2.0V
0.8V
AI01822
Figure 4. AC Testing Load Circuit
1.3V
1N914
3.3kΩ
DEVICE
UNDER
TEST
C
L
CL= 30pF for High Speed
CL= 100pF for Standard
CLincludes JIG capacitance
V
=0V
IN
=0V12pF
OUT
6pF
OUT
AI01823B
Two Line Output Control
Because EPROMs are usually used in larger
memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control
function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention
will not occur.
For the most efficient use of these two control
lines, E should bedecoded and used as theprimary device selecting function, while G should be
made a common connection to all devices in the
array and connected to the READ line from the
system controlbus. This ensures that all deselect-
4/15
ed memory devices are intheir low power standby
mode and that the output pins are only active
when data is required from a particular memory
device.
System Considerations
The power switching characteristics of Advanced
CMOS EPROMs require careful decoupling of the
devices. The supply current, ICC, has three segments that are of interest to the system designer:
the standby current level, the active current level,
and transient current peaks that are produced by
the falling and rising edges of E. The magnitude of
the transient current peaks is dependent on the
capacitive and inductive loading of the device at
the output.
M27V101
Table 7. Read Mode DC Characteristics
(1)
(TA = 0 to 70°C or –40 to 85°C; VCC= 3.3V ± 10%;VPP=VCC)
SymbolParameterTestConditionMinMaxUnit
I
I
I
CC
I
CC1
I
CC2
I
V
V
IH
V
V
Note: 1. VCCmust be applied simultaneously with or before VPPand removed simultaneously or after VPP.
Table 8A. Read Mode AC Characteristics
Input Leakage Current
LI
Output Leakage Current
LO
Supply Current
E=V
IL
f = 5MHz, V
0V ≤ V
0V ≤ V
,G=VIL,I
Supply Current (Standby) TTL
Supply Current (Standby) CMOS
Program Current
PP
Input Low Voltage–0.30.8V
IL
(2)
Input High Voltage2
Output Low Voltage
OL
Output High Voltage TTL
OH
Output High Voltage CMOS
2. Maximum DC voltage on Output is V
CC
+0.5V.
(1)
E>V
CC
I
I
OH
OH
≤ V
IN
CC
≤ V
OUT
CC
= 0mA,
OUT
≤ 3.6V
CC
E=V
IH
–0.2V,VCC≤ 3.6V
V
PP=VCC
I
= 2.1mA
OL
= –400µA
= –100µA
2.4V
Vcc – 0.7VV
±10µA
±10µA
15mA
1mA
20µA
10µA
V
+1
CC
0.4V
(TA= 0 to 70 °C or –40 to 85°;VCC= 3.3V ± 10%; VPP=VCC)
M27V101
SymbolAltParameterTest Condition
-90
(3)
-100
MinMaxMinMax
Unit
V
t
AVQV
t
ELQV
t
GLQV
t
EHQZ
t
GHQZ
t
AXQX
Note: 1. VCCmust be applied simultaneously with or before VPPand removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
3. Speed obtained with High Speed AC measurament conditions.
The associated transient voltage peaks can be
suppressed by complying with the two line output
control and by properly selected decoupling capacitors. It is recommended that a 0.1µF ceramic
capacitor be used on every device between V
and VSS. This should be a high frequency capacitor of low inherent inductance and should be
(2)
(2)
t
Address Valid to Output ValidE = VIL,G=V
ACC
t
Chip Enable Low to Output Valid
CE
t
Output Enable Low to Output Valid
OE
t
Chip Enable High to Output Hi-ZG = V
DF
t
Output Enable High to Output Hi-Z
DF
Address Transition to Output
t
OH
Transition
CC
90100ns
90100ns
4550ns
030030ns
030030ns
00ns
G=V
E=V
E=V
E=V
,G=V
IL
IL
IL
IL
IL
IL
IL
placed as close to the device as possible. In addition, a 4.7µF bulk electrolytic capacitor should be
used between VCCand VSSfor every eight devices. The bulk capacitor should be located near the
power supplyconnection point. The purposeof the
bulk capacitor is to overcome the voltage drop
caused by the inductive effects of PCB traces.
5/15
Loading...
+ 10 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.