No. 5520-3/24
LC74785, LC74785M
Pin No. Pin Function Notes
15 CV
IN
Video signal input Composite video signal input
16 V
DD
1 Power supply Power supply (+5 V: digital system power supply)
17 SYN
IN
Sync separator circuit input Video signal input for the built-in sync separator circuit
18 CDLR Background color phase adjustment Background color phase adjustment. Connect to ground through a resistor and a capacitor.
19 SEP
OUT
Composite synchronizing signal output
20 SEP
IN
21 CS2 Enable input
22 CPDT Data output
23 RST Reset input
24 V
DD
1 Power supply (+5 V) Power supply (+5 V: digital system power supply)
Video signal output for the built-in sync separator circuit. Can be switched to function
as an output for signal (high or ST. pulse) due to MOD0 by setting SEL0 high.
Inputs the vertical synchronizing signal created by integrating the SEP
OUT
pin output
signal.
An integration circuit must be connected to the SEP
OUT
pin. This pin must be tied to
V
DD
1 if unused. This pin can be switched to function as the frame signal input mode
by setting SEL1 high. (This is valid when CTL3 is set to 1.)
Vertical synchronizing signal input
EDS data output enable input. EDS data output is enabled when this pin is low. A
pull-up resistor is built in. (The input has hysteresis characteristics.)
EDS data output (This pin can be either an n-channel open-drain output or a CMOS
output.)
System reset input
A pull-up resistor is built in. (The input has hysteresis characteristics.)
Continued from preceding page.
Note: Both VDD1 pins must be connected to the power supply.
Note: When the Xtal
IN
pin is used in clock input mode, extreme care must be taken to prevent noise from entering the input signal.
Parameter Symbol Conditions Ratings Unit
Supply voltage V
DD
VDD1 and VDD2 VSS–0.3 to VSS+7.0 V
Input voltage V
IN
All input pins VSS–0.3 to VDD+0.3 V
Output voltage V
OUT
LN21, CPDT, SEP
OUT
, and SYNC
JDG
VSS–0.3 to VDD+0.3 V
Allowable power dissipation Pd max Ta = 25°C 350 mW
Operating temperature Topr –30 to +70 °C
Storage temperature Tstg –40 to +125 °C
Specifications
Absolute Maximum Ratings at Ta = 25°C
Parameter Symbol Conditions
Ratings
Unit
min typ max
Supply voltage
V
DD
1 VDD1 4.5 5.0 5.5 V
V
DD
2 VDD2 4.5 5.0 1.27VDD1 V
V
IH
1
RST, CS1, CS2, SIN, SCLK, SEP
IN
,
0.8V
DD
1 VDD1 + 0.3 V
Input high-level voltage
and MUTE
V
IH
2 CTRL1 0.7VDD1 VDD1 + 0.3 V
V
IL
1
RST, CS1, CS2, SIN, SCLK, SEP
IN
,
V
SS
– 0.3 0.2VDD1 V
Input low-level voltage
and MUTE
V
IL
2 CTRL1 VSS– 0.3 0.3VDD1 V
Pull-up resistance R
PU
Applies to pins set for the RST, CS1, CS2,
25 50 90 kΩ
SIN, SCLK, and MUTE pin options.
Composite video signal input voltage
V
IN
1 CVIN; VDD1 = 5 V 2.0 Vp-p
V
IN
2 SYNIN; VDD1 = 5 V 1.5 2.0 2.5 Vp-p
Input voltage V
IN
3
Xtal
IN
(When external clock input is used)
0.10 5.0 Vp-p
f
in
= 2 fsc or 4 fsc ; VDD1 = 5 V
F
OSC
1
The Xtal
IN
and Xtal
OUT
oscillator pins
7.159 MHz
(2 fsc: NTSC)
Oscillator frequency
F
OSC
1
The Xtal
IN
and Xtal
OUT
oscillator pins
14.318 MHz
(4 fsc: NTSC)
F
OSC
2
The OSC
IN
and OSC
OUT
oscillator pins
5 10 MHz
(LC oscillator)
Allowable Operating Ranges at Ta = –30 to +70°C