1/3 INCH CCD IMAGE SENSOR FOR EIA CAMERA S5F325NU02
ORDERING INFORMATION
H-CCD
INTRODUCTION
The S5F325NU02 is an interline transfer CCD area image
sensor developed for EIA 1/3 inch optical format video cameras,
surveillance cameras, object detectors and image pattern
recognizers. High sensitivity is achieved through the on-chip
micro lenses and HAD (Hole Accumulated Diode) photosensors.
This chip features a field integration read out system and an
electronic shutter with variable charge storage time.
FEATURES
•High Sensitivity
•Optical Size 1/3 inch Format
•Low Dark Current
•Horizontal Register 5V Drive
•16pin Ceramic DIP Package
•Field Integration Read Out System
•No DC Bias on Reset Gate
S5F325NU02-LAB016Pin Cer - DIP
16Pin Cer-DIP
DevicePackageOperating
-10 °C − +60 °C
STRUCTURE
•Number of Total Pixels:537(H) × 505(V)
•Number of Effective Pixels:510(H) × 492(V)
•Chip Size:6.00mm(H) × 4.95mm(V)
•Unit Pixel Size:9.60 µm(H) × 7.50 µm(V)
•Optical Blacks & Dummies:Refer to Figure Below
Vertical 1 Line (Even Field Only)
16 251025
149212
V-CCD
O UT PUT
Effective
Imaging
Area
Dummy Pixels
Optical Black Pixel s
Effective Pixel s
1
S5F325NU02 1/3 INCH CCD IMAGE SENSOR FOR EIA CAMERA
BLOCK DIAGRAM
(Top View)
8
V
OUT
910111213141516
V
DD
7654321
V
GND
SS
V
GG
GND
Vertical Shift Register CCD
Vertical Shift Register CCD
Horizontal Shift Register CCD
V
L
Φ
Φ
V1
RSSUB
Φ
NC
V2
Φ
V3
Vertical Shift Register CCD
Φ
H1
Vertical Shift Register CCD
Φ
Φ
V4
H2
Figure 1. Block Diagram
PIN DESCRIPTION
Table 1. Pin Description
PinSymbolDescriptionPinSymbolDescription
1
2
3
4
Φ
Φ
Φ
Φ
V4
V3
V2
V1
Vertical CCD transfer clock 49
Vertical CCD transfer clock 310GNDGround
Vertical CCD transfer clock 211SUBSubstrate bias
Vertical CCD transfer clock 112
Horizontal CCD transfer clock 1
Horizontal CCD transfer clock 2
2
1/3 INCH CCD IMAGE SENSOR FOR EIA CAMERA S5F325NU02
ABSOLUTE MAXIMUM RATINGS
(1)
Table 2. Absolute Maximum Ratings
CharacteristicsSymbolsMin.Max.Unit
Substrate voltageSUB - GND-0.355V
Supply voltageVDD, V
VDD, V
Vertical clock input voltageΦV1,ΦV2, ΦV3, Φ
ΦV1, ΦV2, ΦV3, Φ
ΦV1, ΦV2, ΦV3, Φ
Horizontal clock input voltageΦH1, ΦH2 - GND
ΦH1, ΦH2 - SUB
Voltage difference between vertical and
ΦV1, ΦV2, ΦV3, Φ
horizontal clock input pins
ΦH1, Φ
OUT
OUT
H2
, V
, V
SS
SS
- GND
- SUB
- GND
V4
- V
V4
- SUB
V4
V4
-0.318V
-5510V
-1020V
L
-0.330V
-5510V
-0.310V
-5517V
15V
(2)
27
17V
V
ΦH1, ΦH2 - Φ
V4
Output clock input voltageΦRS, VGG - GND
ΦRS, VGG - SUB
Protection circuit bias voltage
Operating temperature
Storage temperature
NOTES:
1.The device can be destroyed, if the applied voltage or temperature is higher than the absolute maximum rating voltage
or temperature.
2.When the clock width is less than 10 µsec and the clock duty factor is less than 0.1%.
VL - SUB
T
OP
T
STG
-1717V
-0.315V
-5510V
-5510V
-1060°C
-3080°C
3
S5F325NU02 1/3 INCH CCD IMAGE SENSOR FOR EIA CAMERA
DC CHARACTERISTICS
Table 3. DC Characteristics
ItemSymbolMin.Typ.Max.UnitRemark
Output stage drain bias
Output stage gate voltage
Output stage source voltage
Substrate voltage adjustment range
Fluctuation voltage range after substrate
voltage adjusted
Protection circuit bias voltage
Output stage drain current
CLOCK VOLTAGE CONDITIONS
Table 4. Clock Voltage Conditions
ItemSymbolMin.Typ.Max.UnitRemark
V
∆V
V
V
V
I
DD
GG
SS
SUB
SUB
V
L
DD
14.5515.015.45V
1.752.02.25V
Ground through 680ΩV±5%
7.014.5V
-33%
The lowest vertical clock level
2.5mA
Read-out clock voltage
Vertical transfer clock voltageV
Horizontal transfer clock voltageV
V
V
V
VH1
VM1
VL1
HH1
HL1
Charge reset clock voltageV
Substrate clock voltage
V
, V
~ V
~ V
, V
, V
RSH
V
RSL
ΦSUB
VH3
VM4
VL4
HH2
HL2
14.5515.015.45VHigh level
-0.20.00.2VMiddle
-9.5-9.0-8.5VLow
4.755.05.25VHigh
-0.20.00.2VLow
4.755.05.25VHigh
-0.20.00.2VLow
2023.025VShutter
4
1/3 INCH CCD IMAGE SENSOR FOR EIA CAMERA S5F325NU02
V
=
V
-0.3V
DRIVE CLOCK WAVEFORM CONDITIONS
Read Out Clock Waveform
100%
90%
V
VH1,VVH3
10%
0%
Vertical Transfer Clock Waveform
trtwhtf
0V
¥Õ
V V H 1
¥Õ
V VH2
V 1
V 2
V V H H
V V L 1
V VL
V V H HV VHH
V
VHL
V
VL
V
VH
V V H H
V V H L
V
VL H
V
V
V
V VL H
V VL 2
V VL L
VVH= (V
VV L = (VV L 3 + V V L 4)/ 2
V¥ÕV= V
¥Õ
V 3
V
V H L
V V HL
V VHH
V V H L
V
VH3
V VL 3
VL L
¥Õ
V 4
V
VH
VHL
VH
V
V VL
V VH H
VHL
V V H 4
V
VH H
V
VH
V VL H
V
VL L
V
VH H
V
VHL
V VL H
V
VL L
V
VH 1
+ V
VH 2
VL 4
)/2
V
VH H
= VVH+ 0.3 V
V
VL
VVH L = VV H - 0.3V
VH n
- V
VL n (n = 1 ~4)
V
= V
V L
V L
+ 0.3 V
VL H
VL L
5
S5F325NU02 1/3 INCH CCD IMAGE SENSOR FOR EIA CAMERA
V
Horizontal Transfer Clock Waveform Diagram
90%
10%
HL
Reset Gate Clock Waveform Diagram
RG waveform
V
RGLH
V
RGLL
trtwh
twl
Point A
V¥Õ
tf
H
twl
twhtftr
V
RGH
V
¥Õ
RG
V
+ 0.5V
RGL
V
RGL
¥Õ
H1 waveform
10%
V
is the maximum value and V
RGLH
in the diagram about to RG rise
V
RGL
= (V
RGLH
+ V
RGLL
)/2, V
Substrate Clock Waveform
V
SU B
FRG
100%
90%
10%
= V
0%
is the minimum value of the coupling waveform in the period from Point A
RGLL
- V
RGH
RGL
¥Õ
V
SU B
twhtrtf
6
Loading...
+ 12 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.