• Data I/O transactions on both edges of Data strobe
• DLL aligns DQ and DQS transitions with Clock transition
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• DM for write masking only
• Auto & Self refresh
• 32ms refresh period (4K cycle)
• 100pin TQFP package
• Maximum clock frequency up to 222MHz
• Maximum data rate up to 444Mbps/pin
SSTL_2100 TQFP
GENERAL DESCRIPTION
FOR 1M x 32Bit x 4 Bank DDR SDRAM
The K4D263238 is 134,217,728 bits of hyper synchronous data rate Dynamic RAM organized as 4 x 1,048,576 words by
32 bits, fabricated with SAMSUNG′s high performance CMOS technology. Synchronous features with Data Strobe allow
extremely high performance up to 1.8GB/s/chip. I/O transactions are possible on both edges of the clock cycle. Range of
operating frequencies, programmable burst length and programmable latencies allow the device to be useful for a variety
of high performance memory system applications.
CK,CK Differential Clock Input BA0, BA1 Bank Select Address
CKEClock Enable A0 ~A11Address Input
CSChip Select DQ0 ~ DQ31Data Input/Output
RASRow Address Strobe VDDPower
CASColumn Address Strobe VSSGround
WEWrite Enable VDDQPower for DQ′s
DQSData Strobe VSSQGround for DQ′s
DMiData Mask MCLMust Connect Low
RFUReserved for Future Use
- 5 -
Rev. 1.3 (Aug. 2001)
K4D263238M
128M DDR SDRAM
INPUT/OUTPUT FUNCTIONAL DESCRIPTION
SymbolTypeFunction
The differential system clock Input.
*1
CK, CK
CKEInput
CSInput
RASInput
CASInput
WEInput
DQSInput/OutputData input and output are synchronized with both edge of DQS.
DM0 ~ DM3Input
DQ0 ~ DQ31Input/OutputData inputs/Outputs are multiplexed on the same pins.
BA0, BA1InputSelects which bank is to be active.
A0 ~ A11Input
VDD/VSSPower SupplyPower and ground for the input buffers and core logic.
VDDQ/VSSQPower Supply
VREFPower SupplyReference voltage for inputs, used for SSTL interface.
MCLMust Connect LowMust connect Low
*1 : The timing reference point for the differential clocking is the cross point of CK and CK.
For any applications using the single ended clocking, apply VREF to CK pin.
Input
All of the inputs are sampled on the rising edge of the clock except
DQ′s and DM′s that are sampled on both edges of the DQS.
Activates the CK signal when high and deactivates the CK signal
when low. By deactivating the clock, CKE low indicates the Power
down mode or Self refresh mode.
CS enables the command decoder when low and disabled the command decoder when high. When the command decoder is disabled,
new commands are ignored but previous operations continue.
Latches row addresses on the positive going edge of the CK with
RAS low. Enables row access & precharge.
Latches column addresses on the positive going edge of the CK with
CAS low. Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
Data In mask. Data In is masked by DM Latency=0 when DM is high
in burst write. DM0 for DQ0 ~ DQ7, DM1 for DQ8 ~ DQ15, DM2 for
DQ16 ~ DQ23, DM3 for DQ24 ~ DQ31.
Row/Column addresses are multiplexed on the same pins.
Row addresses : RA0 ~ RA11, Column addresses : CA0 ~ CA7.
Column address CA8 is used for auto precharge.
Isolated power supply and ground for the output buffers to provide
improved noise immunity.
- 6 -
Rev. 1.3 (Aug. 2001)
Loading...
+ 13 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.