QUANTA KN1A Schematics

5
4
3
2
1
MAX1845 ( +1.5V & VCCP1.05V )
P31
MAX8550 ( +1.8SUS & 0.9V )
D D
P32
MAX1992 ( +2.5V )
P33
MAX1632 ( 3VPCU & 5VPCU & +12V )
P34
BATTERY CHARGER MAX1772
P35
DDR II
MAX1907 ( CPU_CORE )
P36
C C
DISCHARGE
P37
HDD/SATA
+5V
B B
Primary
HDD/CD-ROM
+5V
P18
SODIMM0
SMDDR_VTERM
DDR II SODIMM1
P10,11
P18
Secondary
1.8VSUS
USB Port 0 ~ 3
5VSUS
AC'97/Azalia
ALC250/ALC260
+5V +3V
P19
MDC + BT
+5V +3V 3VSUS
P25
KN1A SYSTEM BLOCK DIAGRAM
Intel Dothan/Celeron
VCC_CORE GMCH_VTT VCCA
Processor
478 uFCPGA
FSB 533/400MHz
Alviso
GMCH
Dual Channel DDR2
PATA
SATA
USB 2.0
P17
AC'97
USB
915GM/PM/910GML
GMCH_VTT
1.8VSUS +1.5V
1257 PCBGA
+2.5V +3V
X'TAL
32.768K
ICH6-M
82801FBM
+3V 3VSUS +2.5V +1.5V
1.5VSUS VCCRTC GMCH_VTT
EC/KBC PC97551
X'TAL
32.768K
VCCRTC
DMI interface
609 BGA
LPC
P5,6,7,8,9
P14,15,16
P22
SMSC LPC47N207
FIR
P3,4
SDVO Transmitter
PCI Bus interface
USB,PCI Express
P24
P24
3VSUS 5VSUS
CPU Thermal Sensor/MAX6648
+5V
PCI-EXPRESS
DVI
VIN
LCD/INV
+5V +3V
CONN
+5V
CRT
+2.5V
S-VIDEO
P13
P12
P12
TYPE III MINI-PCI Socket
INTB/C REQ1 GNT1 AD20
P25
X'TAL
24.576M
PCI-E
Audio Amplifier
RJ11
P27
TI 0312
+5V
A A
Stereo Speaker
P20
P20
Headphone Jack
5
Ext. MIC Jack
P21
P21
4
Finger Printer
P23
ISA BIOS
CIR
TOUCHPAD
Keyboard
3
P22
P23
+5V
P23
P23
NEW CARD
P38
SMART CARD
2
X'TAL
14.318M
CK-GEN
+3V
P3
ATI & nVidia PCI-Express Slot
TI PCI7411 288 PBGA
( PCMCIA+1394 +Cardreader )
+3V 3VSUS+3V 5VSUS +1.5V
P28
1394 Conn.
P29
CK410M
ICS954206
P13
P2
Replicator Daughter Board
USB
P30
LPT PORT
COM PORT
LAN
VGA
Headphone
1394
USB X 2
RELTEK
RTL8100CL(10/100M) RTL8110SB(Giga)
X'TAL 25M
INTA/B/C REQ0 AD16 GNT0 AD25
P28
LANVCC3 LANVCC18 LANVCC10
INTD REQ2 GNT2
P26,27
5 in 1 Cardreader Socket
P29
RJ45
P27
CARDBUS Slot
P28
PROJECT : KN1A
Quanta Computer Inc.
Size Document Number Rev
Date: Sheet
Block Diagram
1
141Tuesday, November 02, 2004
of
3ACustom
5
+3V
D D
+3V
C C
L25
ACB2012L-120
120 ohms@100Mhz
L44
ACB2012L-120
120 ohms@100Mhz
CLKVDD
C222
0.047U
R124 2.2
R141 2.2
R388 1
CLK_VDDA
CLKVDD1
CLK_VDD48
CLK_VDDREF
C225
0.047U
C242
0.047U
C245
0.047U
C220
0.047U
C241
0.047U
C243
0.047U
C244
0.047U
C219
4.7U/10V
C246
4.7U/10V
C249
4.7U/10V
C588
0.047U
C240
0.047U
C224
0.01U
FSC FSB FSA CPU SRC PCI
1 0 1 100 100 33
0 0 1 133 100 33
0 1 1 166 100 33
0 1 0 200 100 33
0 0 0 266 100 33
1 0 0 333 100 33
1 1 0 400 100 33
1 1 1 RESERVED
B B
* Frequence select by CPU auto sense.
4
Place these termination to close CK410M.
separate 48MHz into two different netname 2004/04/02 Thunder
CLK48_USB[15] CLK48_7411[26]
CG_BSEL2
Iref=5mA, Ioh=4*Iref
DOT96[5]
DOT96#[5]
( 48 MHz )
CLK48_USB
CLK48_7411
( 33 MHz )
PCLK_SIO
PCLK_LAN
PCLK_MINI
PCLK_ICH
PCLK_7411
PCLK_591
( 14 MHz )
14M_SIO
14M_AC97
14M_ICH
C227
33P
C239
33P
CLK_EN#[34]
STP_PCI#[15]
STP_CPU#[15,34]
R398 22 R397 22
R231 4.7K
R387 475/F
DOT96 DOT96#
C6432 *10P
C6433 *10P
C6434 *10P
C6435 *10P
C6436 *10P
C6437 *10P
C6438 *10P
C6439 *10P
C223 *10P
C590 *10P
C589 *10P
21
RP36
1 3
Y2
14.318MHZ
33X2
CG_XIN
CG_XOUT
CLK_EN# STP_PCI# STP_CPU#
CGCLK_SMB CGDAT_SMB
CG_BSEL0 CG_BSEL1
U18_FSC CLK_VDDREF CLKVDD
CLKVDD1
CLKVDD
CLK_VDD48
IREF
R_DOT96
2
R_DOT96#
4
U18
50
XTAL_IN
49
XTAL_OUT
10
VTT_PWRGD#/PD
55
PCI_STOP#
54
CPU_STOP#
46
SCLK
47
12
FSA/USB_48
16
FSB/TEST_MODE
53
FSC/TEST_SEL
48
VDD_REF
42
VDD_CPU
1
VDD_PCI_1
7
VDD_PCI_2
21
VDD_SRC0
28
VDD_SRC1
34
VDD_SRC2
11
VDD_48
39
IREF
14
DOT96
15
DOT96#
CK-410M
ICS954206A
3
CLK_VDDA
CK-410M
GND_48
51
13
+3V
38
37
VSSA
VDDA
CPU2_ITP/SRC7
CPU2#_ITP/SRC7#
GND_REF
GND_PCI_2
GND_SRC
GND_CPU
GND_PCI_1
62945
2
250mA ( MAX. ) SMbus address D2
NOT POPULATE
R115
R113
*10K
*10K
R114
R117
*10K
*10K
REF
CPU0
CPU0#
CPU1
CPU1#
SRC6
SRC6#
SRC5
SRC5#
SRC4
SRC4#
SRC3
SRC3#
SRC2
SRC2#
SRC1
SRC1#
SRC0
SRC0#
PCI5 PCI4 PCI3 PCI2
PCIF1
PCIF0/ITP_EN
R112
*10K
R116
*10K
2
a). Add 14M_SIO to 47N207 SIO chip. b). Change R386,R385 from 22.6 ohm 1% to 12.1 ohm 1%. 2004/05/05 T.H.LIAO
14M_REF
52
RHCLK_CPU
44
RHCLK_CPU#
43
RHCLK_MCH
41
RHCLK_MCH#
40
36 35
33 32
RSRC_MCH
31
RSRC_MCH#
30
RSRC_SATA
26
RSRC_SATA#
27
RSRC_ICH
24
RSRC_ICH#
25
RSRC_NEW
22
RSRC_NEW#
23
RSRC_PEG
19
RSRC_PEG#
20
RDREFSSCLK
17
RDREFSSCLK#
18
R_PCLK_591
5
R_PCLK_7411
4
R_PCLK_SIO
3
R_PCLK_MINI
56
R_PCLK_LAN
9
R_PCLK_ICH
8
CLK_SSC_IN
SSC_S3 SSC_S2 SSC_S1
CGCLK_SMB CGDAT_SMB
CLK_EN#
R384 *12.1/F R383 12.1/F
R386 12.1/F R385 12.1/F
RP29
1 3
RP30
1 3
RP31
1 3
RP35
3 1
RP34
3 1
RP33
3 1
RP38
3 1
RP37
3 1
R139 33 R138 33 R137 33 R130 33 R399 33 R400 33
Change PCLK _ICH signal to f ree fun function pin. T.H.LIAO 2004/10/14
R132
*10K
1
2 3 4
7 8
5 6
2 4
33X2
2 4
33X2
2 4
33X2
4 2
33X2
4 2
33X2
4 2
33X2
4 2
33X2
4 2
33X2
SSCD_VDD
U17
CLKIN
S3 S2 S1
CLKOUT#
SCLK SDATA
VSSIREF PWRDWN REFOUT/SEL
*MK1493-05GT
CLK_SSC_IN
VDDA
VDD
CLKOUT
IREF
VSS
VSSA
1
14M_SIO [24]
14M_AC97 [19]
14M_ICH [15]
HCLK_CPU [3] HCLK_CPU# [3]
HCLK_MCH [5] HCLK_MCH# [5]
SRC_MCH [6] SRC_MCH# [6]
SRC_SATA [14] SRC_SATA# [14]
SRC_ICH [15] SRC_ICH# [15]
CLK_PCIE_NEWC [36] CLK_PCIE_NEWC# [36]
SRC_PEG [13] SRC_PEG# [13]
DREFSSCLK [5] DREFSSCLK# [5]
PCLK_591 [22] PCLK_7411 [26] PCLK_SIO [24] PCLK_MINI [25] PCLK_LAN PCLK_ICH [14]
R_PCLK_SIO R_PCLK_LAN
HCLK_CPU HCLK_CPU#
HCLK_MCH HCLK_MCH#
SRC_MCH SRC_MCH#
SRC_SATA SRC_SATA#
SRC_ICH SRC_ICH#
CLK_PCIE_NEWC CLK_PCIE_NEWC#
SRC_PEG SRC_PEG#
DREFSSCLK DREFSSCLK#
DOT96 DOT96#
R140 10K R394 10K
R118 49.9/F R119 49.9/F
R120 49.9/F R121 49.9/F
R122 49.9/F R123 49.9/F
R150 49.9/F R151 49.9/F
R148 49.9/F R149 49.9/F
R146 49.9/F R147 49.9/F
R144 49.9/F R145 49.9/F
R136 49.9/F R135 49.9/F
R142 49.9/F R143 49.9/F
Place these termination to close CK410M.
L24
*BLM21B331SB
RP32
C229
*0.1U
2 4
*33X2
C226
*10U
DREFSSCLK DREFSSCLK#
C231
*0.01U
16 9
R_DREFSSCLK
12
R_DREFSSCLK#
11
14
13 10 15
AGND AGND
R133
*475/F
1 3
+3V[3,8,10,12,13,14,15,16,18,19,22,23,24,25,27,28,32,34,35,36]
VCCP[3,4,5,6,8,9,14,16,29,35]
R134 *0
+3V
+3V
Q13
2N7002E
3
Q14
2N7002E
3
+3V
+3V
R111
2
2
R129
10K
10K
1
1
CGDAT_SMB
CGCLK_SMB
CGDAT_SMB [10]
CGCLK_SMB [10]
+3V
SELPSB1_CLK[3]
A A
SELPSB0_CLK[3]
R156 0
R127 0
R395 10K
R396 *10K
VCCP
R154 *1K
R155 *0
VCCP
R125 *1K
CG_BSEL0
CG_BSEL1
CG_BSEL2
R126 *0
R153 1K
R128 1K
PDAT_SMB[15,36]
MCH_BSEL1 [5]
MCH_BSEL2 [5]
PCLK_SMB[15,36]
These are for backdrive issue
5
4
3
2
S2 S1 S0 Spread % Spread Type
S3
0 0 0 0 0.8 Down
0 0 1 0 1.25 Down
0 Down1.75001
1 0 2.5 Down01
Center+/-0.30001
0101
+/-0.5
0011
ICS954206A 96Mhz_ss Spread Control
1110
Size Document Number Rev Custom
Date: Sheet
+/-0.8
+/-1.25
Quanta Computer Inc.
CLOCK GENERATOR
Center
Center
Center
PROJECT : KN1A
1
241Tuesday, November 02, 2004
Default
3B
of
A
B
C
D
E
HD#[0..63]
HD#0 HD#1 HD#2 HD#3 HD#4 HD#5 HD#6 HD#7 HD#8 HD#9 HD#10 HD#11 HD#12 HD#13 HD#14
T8
T62 T64 T58 T57 T63
HD#15
HD#16 HD#17 HD#18 HD#19 HD#20 HD#21 HD#22 HD#23 HD#24 HD#25 HD#26 HD#27 HD#28 HD#29 HD#30 HD#31
PM_PSI#
SELPSB0_CLK SELPSB1_CLK
H_GTLREF
HDSTBN0# HDSTBP0#
HD#[0..63]
HDSTBN1# HDSTBP1#
Layout note: 0.5" max length.
R21 2K/F
A19 A25 A22 B21 A24 B26 A21 B20 C20 B24 D24 E24 C26 B23 E23 C25 C23 C22 D25
H23
G25
L23
M26
H24 F25
G24
M23
L26 N24
M25
H26 N25 K25 K24 L24
C16 C14
AF7
AC1
E26
AD26
J23
J25
J26
E1
B2 C3
U29B
D0# D1# D2# D3# D4# D5# D6# D7# D8# D9# D10# D11# D12# D13# D14# D15# DSTBN0# DSTBP0# DINV0#
D16# D17# D18# D19# D20# D21# D22# D23# D24# D25# D26# D27# D28# D29# D30# D31# DSTBN1# DSTBP1# DINV1#
PSI#
BSEL0 BSEL1
RSVD RSVD RSVD RSVD RSVD
GTLREF
Dothan_478P
DATA GRP
2
DATA GRP
0
DATA GRP
3
DATA GRP
1
MISC
RSVD/DPRSTP#
PWRGOOD
D32# D33# D34# D35# D36# D37# D38# D39# D40# D41# D42# D43# D44# D45# D46#
D47# DSTBN2# DSTBP2#
DINV2#
D48#
D49#
D50#
D51#
D52#
D53#
D54#
D55#
D56#
D57#
D58#
D59#
D60#
D61#
D62#
D63# DSTBN3# DSTBP3#
DINV3#
COMP0 COMP1 COMP2 COMP3
DPSLP#
DPWR#
SLP#
TEST1 TEST2
Y26 AA24 T25 U23 V23 R24 R26 R23 AA23 U26 V24 U25 V26 Y23 AA26 Y25 W25 W24 T24
AB25 AC23 AB24 AC20 AC22 AC25 AD23 AE22 AF23 AD24 AF20 AE21 AD21 AF25 AF22 AF26 AE24 AE25 AD20
P25 P26 AB2 AB1
G1 B7 C19 E4 A6
C5 F23
HD#32 HD#33 HD#34 HD#35 HD#36 HD#37 HD#38 HD#39 HD#40 HD#41 HD#42 HD#43 HD#44 HD#45 HD#46 HD#47
HD#48 HD#49 HD#50 HD#51 HD#52 HD#53 HD#54 HD#55 HD#56 HD#57 HD#58 HD#59 HD#60 HD#61 HD#62 HD#63
COMP0 COMP1 COMP2 COMP3
DPWR# CPUPWRGD
H_TEST1 H_TEST2
R296
*1K
VCCP
HD#[0..63][5]
HDSTBN0#[5] HDSTBP0#[5]
HDSTBN1#[5] HDSTBP1#[5]
DINV#1[5]
SELPSB0_CLK[2]
SELPSB1_CLK[2]
R20 1K/F
DINV#0[5]
AA3
AA2
AF4 AC4 AC7 AC3 AD3 AE4 AD2 AB4 AC6 AD5 AE2 AD6
AF3 AE1
AF1 AE5
W1
W2
P4 U4 V3 R3 V2
T4
Y4 Y1 U1
Y3
U3
R2 P3 T2 P1 T1
C2 D3 A3
C6 D1 D4 B4
U29A
A3# A4#
0
A5# A6# A7# A8# A9# A10# A11# A12# A13# A14# A15# A16# ADSTB#0
REQ0# REQ1# REQ2# REQ3# REQ4#
A17# A18#
1
A19# A20# A21# A22# A23# A24# A25# A26# A27# A28# A29# A30# A31# ADSTB#1
A20M# FERR# IGNNE#
STPCLK# LINT0 LINT1 SMI#
Dothan_478P
ADDR GROUP
DEFER#
DRDY# DBSY#
LOCK#
CONTROLXTP/ITP
RESET#
TRDY#
ADDR GROUP
BPM#0 BPM#1 BPM#2 BPM#3 PRDY# PREQ#
TRST#
SIGNALS
PROCHOT#
THERMDA THERMDC
THERMTRIP#
THERMH CLK
ITP_CLK1 ITP_CLK0
BCLK1 BCLK0
ADS# BNR# BPRI#
BR0#
IERR#
INIT#
RS0# RS1# RS2#
HIT#
HITM#
TCK
TDO TMS
DBR#
ADS#
N2
BNR#
L1
BPRI#
J3
DEFER#
L4
DRDY#
H2
DBSY#
M2
HBREQ0#
N4
IERR#
A4
CPUINIT#
B5
HLOCK#
J2
CPURST#
B11
RS#0
H1
RS#1
K1
RS#2
L2
HTRDY#
M3
HIT#
K3
HITM#
K4
BPM#0HA#19
C8
BPM#1HA#20
B8
BPM#2HA#21
A9
BPM#3HA#22
C9
A10
PREQ#HA#24
B10
TCK
A13
TDI
C12
TDI
A12 C11 B13 A7
B17 B18 A18
C17
A15 A16 B14 B15
TDO TMS TRST# DBR#
CPU_PROCHOT# THERMDA THERMDC
THRMTRIP#
HCLK_CPU# HCLK_CPU
ADS# [5] BNR# [5] BPRI# [5]
DEFER# [5] DRDY# [5] DBSY# [5]
HBREQ0# [5]
CPUINIT# [14]
HLOCK# [5]
CPURST# [5] RS#0 [5] RS#1 [5] RS#2 [5] HTRDY# [5]
HIT# [5] HITM# [5]
T67 T69 T66 T68 T65
DBR# [15]
THRMTRIP# [5,14]
T6 T7
HCLK_CPU# [2] HCLK_CPU [2]
VCCP
R307
56
VCCP
R298
56
HA#[3..31][5]
4 4
HADSTB0#[5]
HREQ#0[5] HREQ#1[5] HREQ#2[5] HREQ#3[5] HREQ#4[5]
3 3
HADSTB1#[5]
HA#[3..31]
HA#[3..31]
A20M#[14]
FERR#[14]
IGNNE#[14]
STPCLK#[14]
INTR[14]
NMI[14]
SMI#[14]
A20M# FERR# IGNNE#
STPCLK# INTR NMI
HA#3 HA#4 HA#5 HA#6 HA#7 HA#8 HA#9 HA#10 HA#11 HA#12 HA#13 HA#14 HA#15 HA#16
HADSTB0#
HREQ#0 HREQ#1 HREQ#2 HREQ#3 HREQ#4
HA#17 HA#18
HA#23
HA#25 HA#26 HA#27 HA#28 HA#29 HA#30 HA#31
HADSTB1#
HD#[0..63]
HDSTBN2# HDSTBP2#
HD#[0..63]
HDSTBN3# HDSTBP3#
R289 27.4 R286 54.9 R35 27.4 R38 54.9
H_DPRSTP# [14] H_DPSLP# [14] DPWR# [5]
H_CPUSLP# [5,14]
R306
*1K
HDSTBN2# [5] HDSTBP2# [5] DINV#2 [5]
HDSTBN3# [5] HDSTBP3# [5] DINV#3 [5]
VCCP
R308 200
CPUPWRGD [14]
Change R308 from 330 to 200 ohm. T.H.LIAO 2004/07/05
2 2
+3V
VCCP +3V
TDI 6648VCC TMS TDO CPURST#
TCK TRST#
PREQ# THRMTRIP# SYS_SHDN#
1 1
R299 150 R303 39.2 R314 *54.9 R304 54.9
R302 27.4 R313 680
R305 56 R309 *56
A
VCCP
THRMTRIP#
R301 *470
B
R311 *4.7K
Q30
2
*MMBT3904
1 3
SYS_SHDN#
3
Q32 *2N7002E
2
1
+3V[2,8,10,12,13,14,15,16,18,19,22,23,24,25,27,28,32,34,35,36]
VCCP[2,4,5,6,8,9,14,16,29,35]
C
THCLK_SMB[13,22,28]
THDAT_SMB[13,22,28]
6648_ALERT#[22]
SYS_SHDN#[22,32]
THCLK_SMB
THDAT_SMB
6648_ALERT#
D
R312 10K
R300 10K
Size Document Number Rev Custom
Date: Sheet
R316 10K
R297 200
R315 *10K
U30
8
7
6
4
ADDRESS: 98H
G1: NC for Dothan and DPRSTP# for Yonah
C476
0.1U
1
VCC
SCLK
SDA
ALERT#
OVERT#
MAX6648MUA
DXP
DXN
GND
2
3
5
THERMDA
C477 2200P
THERMDC
PROJECT : KN1A
Quanta Computer Inc.
Dothan CPU (Host Bus)
E
of
341Tuesday, November 02, 2004
3A
A
CPU_CORE CPU_CORE
U29C
AA11
VCC0
AA13
VCC1
AA15
VCC2
AA17
VCC3
AA19
4 4
3 3
2 2
AA21
AA5 AA7
AA9 AB10 AB12 AB14 AB16 AB18 AB20 AB22
AB6
AB8 AC11 AC13 AC15 AC17 AC19
AC9 AD10 AD12 AD14 AD16 AD18
AD8 AE11 AE13 AE15 AE17 AE19
AE9
AF10 AF12 AF14 AF16 AF18
AF8 D18 D20 D22
E17 E19 E21
F18 F20 F22
G21
D6 D8
E5 E7 E9
F6 F8
VCC4 VCC5 VCC6 VCC7 VCC8 VCC9 VCC10 VCC11 VCC12 VCC13 VCC14 VCC15 VCC16 VCC17 VCC18 VCC19 VCC20 VCC21 VCC22 VCC23 VCC24 VCC25 VCC26 VCC27 VCC28 VCC29 VCC30 VCC31 VCC32 VCC33 VCC34 VCC35 VCC36 VCC37 VCC38 VCC39 VCC40 VCC41 VCC42 VCC43 VCC44 VCC45 VCC46 VCC47 VCC48 VCC49 VCC50 VCC51 VCC52 VCC53 VCC54 VCC55 VCC56 VCC57 VCC58
Dothan_478P
VCCA1/RSVD VCCA2/RSVD VCCA3/RSVD
VCCSENSE
VSSSENSE
CPU_CORE
C69
C68
0.1U
C60
0.1U
C58
0.1U
0.1U
1 1
CPU_CORE
VCC59 VCC60 VCC61 VCC62 VCC63 VCC64 VCC65 VCC66 VCC67 VCC68 VCC69 VCC70 VCC71
VCCQ0
VCCQ1
VID0 VID1 VID2 VID3 VID4 VID5
C62
0.1U
G5 H22 H6 J21 J5 K22 U5 V22 V6 W21 W5 Y22 Y6
F26 B1 N1 AC26
D10 D12 D14 D16 E11 E13 E15 F10 F12 F14 F16 K6 L21 L5 M22 M6 N21 N5 P22 P6 R21 R5 T22 T6 U21
P23 W4
E2 F2 F3 G3 G4 H4
TP_VCCSENSE
AE7
TP_VSSSENSE
AF6
CPU_CORE
CPU_CORE
TP_VCCA1 TP_VCCA2 TP_VCCA3
CPU_VID0 CPU_VID1 CPU_VID2 CPU_VID3 CPU_VID4 CPU_VID5
R17
*54.9
C57
0.1U
CPU_VCCA
C77
0.1U
C468
0.01U
T61 T5 T59
VCCP
CPU_VID0 [34] CPU_VID1 [34] CPU_VID2 [34] CPU_VID3 [34] CPU_VID4 [34] CPU_VID5 [34]
R18
*54.9
C50
0.1U
B
C85
0.1U
C463
10U
C446
0.1U
CPU_VCCA
+
C495
C443
150U
0.1U
270U/2.0V(CC7343) 12 m * 4 04/13 Intel recommend
CPU_CORE
+
+
C78
*270U
CPU_CORE
C434
C424
10U
10U
CPU_CORE
C30
C428
10U
10U
CPU_CORE
C447
C451
10U
10U
CPU_CORE
C438
C439
10U
10U
C470
0.1U
C63
*270U
C431
10U
C430
10U
C84
10U
C31
10U
R293 0
R295 *0
C436
C442
0.1U
0.1U
+
C74
*270U
C80
10U
C49
10U
C43
10U
C38
10U
C
C437
0.1U
Change C78,C63,C74,C417 to no stuff. T.H.LIAO 2004/08/04
+
C417
*270U
C452
10U
C427
10U
C27
10U
C41
10U
+1.5V
+1.8V
VCCPVCCP
C457
0.1U
C453
0.1U
C26
C25
10U
10U
C29
C83
10U
10U
C28
C48
10U
10U
10U/6.3V/X5R(CC0805) 5 mOhm*35
---> 10U/4V/X5R(CC0603)
C454
0.1U
CPU_CORE[34,35]
CPU_CORE
CPU_CORE
CPU_CORE
C24
10U
C82
10U
C79
10U
VCCP[2,3,5,6,8,9,14,16,29,35] +1.5V[8,13,15,16,27,29,35,36] +1.8V[13,30,35]
C456
0.1U
C426
10U
C425
10U
C448
10U
Murata
C441
0.1U
C460
10U
C429
10U
C459
10U
C440
0.1U
D
A11 A14 A17 A20 A23
A26 AA1 AA4 AA6 AA8
AA10 AA12 AA14 AA16 AA18 AA20 AA22 AA25
AB3 AB5 AB7 AB9
AB11 AB13 AB15 AB17 AB19 AB21 AB23 AB26
AC2 AC5 AC8
AC10 AC12 AC14 AC16 AC18 AC21 AC24
AD1 AD4 AD7 AD9
AD11 AD13 AD15 AD17 AD19 AD22 AD25
AE3 AE6 AE8
AE10 AE12 AE14 AE16 AE18 AE20 AE23 AE26
AF2
AF5
AF9
AF11 AF13 AF15 AF17 AF19 AF21 AF24
B12
B16
B19
B22
B25
C10
C13
C15
C18
C21
C24
D11
A2 A5 A8
B3 B6 B9
C1 C4 C7
D2 D5 D7 D9
U29D
VSS0 VSS1 VSS2 VSS3 VSS4 VSS5 VSS6 VSS7 VSS8 VSS9 VSS10 VSS11 VSS12 VSS13 VSS14 VSS15 VSS16 VSS17 VSS18 VSS19 VSS20 VSS21 VSS22 VSS23 VSS24 VSS25 VSS26 VSS27 VSS28 VSS29 VSS30 VSS31 VSS32 VSS33 VSS34 VSS35 VSS36 VSS37 VSS38 VSS39 VSS40 VSS41 VSS42 VSS43 VSS44 VSS45 VSS46 VSS47 VSS48 VSS49 VSS50 VSS51 VSS52 VSS53 VSS54 VSS55 VSS56 VSS57 VSS58 VSS59 VSS60 VSS61 VSS62 VSS63 VSS64 VSS65 VSS66 VSS67 VSS68 VSS69 VSS70 VSS71 VSS72 VSS73 VSS74 VSS75 VSS76 VSS77 VSS78 VSS79 VSS80 VSS81 VSS82 VSS83 VSS84 VSS85 VSS86 VSS87 VSS88 VSS89 VSS90 VSS91 VSS92 VSS93 VSS94 VSS95 VSS96
Dothan_478P
VSS97 VSS98
VSS99 VSS100 VSS101 VSS102 VSS103 VSS104 VSS105 VSS106 VSS107 VSS108 VSS109 VSS110 VSS111 VSS112 VSS113 VSS114 VSS115 VSS116 VSS117 VSS118 VSS119 VSS120 VSS121 VSS122 VSS123 VSS124 VSS125 VSS126 VSS127 VSS128 VSS129 VSS130 VSS131 VSS132 VSS133 VSS134 VSS135 VSS136 VSS137 VSS138 VSS139 VSS140 VSS141 VSS142 VSS143 VSS144 VSS145 VSS146 VSS147 VSS148 VSS149 VSS150 VSS151 VSS152 VSS153 VSS154 VSS155 VSS156 VSS157 VSS158 VSS159 VSS160 VSS161 VSS162 VSS163 VSS164 VSS165 VSS166 VSS167 VSS168 VSS169 VSS170 VSS171 VSS172 VSS173 VSS174 VSS175 VSS176 VSS177 VSS178 VSS179 VSS180 VSS181 VSS182 VSS183 VSS184 VSS185 VSS186 VSS187 VSS188 VSS189 VSS190 VSS191
E
D13 D15 D17 D19 D21 D23 D26 E3 E6 E8 E10 E12 E14 E16 E18 E20 E22 E25 F1 F4 F5 F7 F9 F11 F13 F15 F17 F19 F21 F24 G2 G6 G22 G23 G26 H3 H5 H21 H25 J1 J4 J6 J22 J24 K2 K5 K21 K23 K26 L3 L6 L22 L25 M1 M4 M5 M21 M24 N3 N6 N22 N23 N26 P2 P5 P21 P24 R1 R4 R6 R22 R25 T3 T5 T21 T23 T26 U2 U6 U22 U24 V1 V4 V5 V21 V25 W3 W6 W22 W23 W26 Y2 Y5 Y21 Y24
C59
0.1U
C65
C66
C71
0.1U
0.1U
A
0.1U
C75
0.1U
C445
0.1U
C61
0.1U
C56
0.1U
0.1U
B
0.1U
Size Document Number Rev Custom
C
D
Date: Sheet
PROJECT : KN1A
Quanta Computer Inc.
Dothan CPU (Power)
E
of
441Tuesday, November 02, 2004
2B
C67
C70
5
E4 E1 F4 H7 E2 F1 E3 D3 K7 F2
J7
J8 H6 F3 K8 H5 H1 H2 K5 K6
J4
G3
H3
J1 L5 K4
J5 P7 L7
J3 P5 L3 U7 V6 R6 R5 P3 T8 R7 R8 U8 R4 T4 T5 R1 T3 V8 U6
W6
U3 V5
W8 W7
U2 U1 Y5 Y2 V4 Y7
W1 W3
Y3 Y6
W2
C1 C2 D1 T1 L1 P1
U32A
HD0# HD1# HD2# HD3# HD4# HD5# HD6# HD7# HD8# HD9# HD10# HD11# HD12# HD13# HD14# HD15# HD16# HD17# HD18# HD19# HD20# HD21# HD22# HD23# HD24# HD25# HD26# HD27# HD28# HD29# HD30# HD31# HD32# HD33# HD34# HD35# HD36# HD37# HD38# HD39# HD40# HD41# HD42# HD43# HD44# HD45# HD46# HD47# HD48# HD49# HD50# HD51# HD52# HD53# HD54# HD55# HD56# HD57# HD58# HD59# HD60# HD61# HD62# HD63#
HXRCOMP HXSCOMP HXSWING HYRCOMP HYSCOMP HYSWING
HADSTB0# HADSTB1#
HCPURST#
HOST
HDEFER#
HDSTBN0# HDSTBN1# HDSTBN2# HDSTBN3# HDSTBP0# HDSTBP1# HDSTBP2# HDSTBP3#
HEDRDY#
HPCREQ#
HCPUSLP#
HA3# HA4# HA5# HA6# HA7# HA8#
HA9# HA10# HA11# HA12# HA13# HA14# HA15# HA16# HA17# HA18# HA19# HA20# HA21# HA22# HA23# HA24# HA25# HA26# HA27# HA28# HA29# HA30# HA31#
HVREF HBNR#
HBPRI#
BREQ0#
HCLKINN HCLKINP
HDBSY#
HDINV#0 HDINV#1 HDINV#2 HDINV#3
HDPWR#
HDRDY#
HHIT# HHITM# HLOCK#
HREQ0#
HREQ1# HREQ2# HREQ3# HREQ4#
HRS0# HRS1# HRS2#
HTRDY#
ALVISO
HD#[0..63][3]
D D
C C
B B
HD#[0..63]
HXRCOMP HXSCOMP HXSWING HYRCOMP HYSCOMP HYSWING
HD#0 HD#1 HD#2 HD#3 HD#4 HD#5 HD#6 HD#7 HD#8 HD#9 HD#10 HD#11 HD#12 HD#13 HD#14 HD#15 HD#16 HD#17 HD#18 HD#19 HD#20 HD#21 HD#22 HD#23 HD#24 HD#25 HD#26 HD#27 HD#28 HD#29 HD#30 HD#31 HD#32 HD#33 HD#34 HD#35 HD#36 HD#37 HD#38 HD#39 HD#40 HD#41 HD#42 HD#43 HD#44 HD#45 HD#46 HD#47 HD#48 HD#49 HD#50 HD#51 HD#52 HD#53 HD#54 HD#55 HD#56 HD#57 HD#58 HD#59 HD#60 HD#61 HD#62 HD#63
G9 C9 E9 B7 A10 F9 D8 B10 E10 G10 D9 E11 F10 G11 G13 C10 C11 D11 C12 B13 A12 F12 G12 E12 C13 B11 D13 A13 F13
F8 B9 E13 J11 A5 D5 E7 H10
AB1 AB2
C6 E6 H8 K3 T7 U5 G6 F7 G4 K1 R3 V3 G5 K2 R2 W4 F6 D4 D6 B3 A11 A7 D7 B8 C7 A8 A4 C5 B4 G8 B5
4
HA#3 HA#4 HA#5 HA#6 HA#7 HA#8 HA#9 HA#10 HA#11 HA#12 HA#13 HA#14 HA#15 HA#16 HA#17 HA#18 HA#19 HA#20 HA#21 HA#22 HA#23 HA#24 HA#25 HA#26 HA#27 HA#28 HA#29 HA#30 HA#31
ADS# HADSTB0# HADSTB1# HVREF BNR# BPRI# HBREQ0# CPURST#
HCLK_MCH# HCLK_MCH
DBSY# DEFER# DINV#0 DINV#1 DINV#2 DINV#3 DPWR# DRDY# HDSTBN0# HDSTBN1# HDSTBN2# HDSTBN3# HDSTBP0# HDSTBP1# HDSTBP2# HDSTBP3#
HIT# HITM# HLOCK#
HREQ#0 HREQ#1 HREQ#2 HREQ#3 HREQ#4 RS#0 RS#1 RS#2 HCPUSLP# HTRDY#
HA#[3..31]
HA#[3..31] [3]
ADS# [3] HADSTB0# [3] HADSTB1# [3]
BNR# [3] BPRI# [3] HBREQ0# [3] CPURST# [3]
HCLK_MCH# [2] HCLK_MCH [2]
DBSY# [3] DEFER# [3] DINV#0 [3] DINV#1 [3] DINV#2 [3] DINV#3 [3] DPWR# [3] DRDY# [3] HDSTBN0# [3] HDSTBN1# [3] HDSTBN2# [3] HDSTBN3# [3] HDSTBP0# [3] HDSTBP1# [3] HDSTBP2# [3] HDSTBP3# [3]
HIT# [3] HITM# [3] HLOCK# [3]
HREQ#0 [3] HREQ#1 [3] HREQ#2 [3] HREQ#3 [3] HREQ#4 [3] RS#0 [3] RS#1 [3] RS#2 [3]
HTRDY# [3]
VCCP
R56
100/F
R54
200/F
T9
T76
R331 0
SMDDR_VREF[10,30]
1.8VSUS[8,9,10,30,35] VCCP[2,3,4,6,8,9,14,16,29,35]
C124
0.1U
R331 should be populated to support Dothan B stepping. T.H.LIAO 2004/07/05
3
H_CPUSLP# [3,14]
Only HW straps CFG{2:0} and CFG [6:5] are used for Mobile Intel 915GMS Express Chipset.
DMI_TXN0[15] DMI_TXN1[15] DMI_TXN2[15] DMI_TXN3[15]
DMI_TXP0[15] DMI_TXP1[15] DMI_TXP2[15] DMI_TXP3[15]
DMI_RXN0[15] DMI_RXN1[15] DMI_RXN2[15] DMI_RXN3[15]
DMI_RXP0[15] DMI_RXP1[15] DMI_RXP2[15] DMI_RXP3[15]
CLK_SDRAM0[10] CLK_SDRAM1[10]
CLK_SDRAM3[10] CLK_SDRAM4[10]
CLK_SDRAM0#[10] CLK_SDRAM1#[10]
CLK_SDRAM3#[10] CLK_SDRAM4#[10]
CKE0[10,11] CKE1[10,11] CKE2[10,11] CKE3[10,11]
SM_CS0#[10,11] SM_CS1#[10,11] SM_CS2#[10,11] SM_CS3#[10,11]
M_ODT0[10,11] M_ODT1[10,11] M_ODT2[10,11] M_ODT3[10,11]
SMDDR_VREF
It's point to point, 55ohm trace, keep as short as possible.
DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3
DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3
DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3
DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3
CLK_SDRAM0 CLK_SDRAM1 CLK_SDRAM2
T12
CLK_SDRAM3 CLK_SDRAM4 CLK_SDRAM5
T10
CLK_SDRAM0# CLK_SDRAM1# CLK_SDRAM2#
T14
CLK_SDRAM3# CLK_SDRAM4# CLK_SDRAM5#
T16
CKE0 CKE1 CKE2 CKE3
SM_CS0# SM_CS1# SM_CS2# SM_CS3#
M_OCDCOMP0
T28
M_OCDCOMP1
T22
M_ODT0 M_ODT1 M_ODT2 M_ODT3
M_RCOMPN M_RCOMPP
SMXSLEW
SMYSLEW
AA31
AB35 AC31 AD35
AA35
AB31 AC35
AA33
AB37 AC33 AD37
AA37
AB33 AC37
AM33
AE11
AJ34
AF6
AC10
AN33
AK1
AE10
AJ33
AF5
AD10
AP21 AM21 AH21
AK21
AN16 AM14 AH15 AG16
AF22
AF16
AP14
AL15 AM11 AN10
AK10
AK11
AF37
AD1 AE27 AE28
AF9 AF10
Y31
Y33
AL1
2
U32C
DMIRXN0 DMIRXN1 DMIRXN2 DMIRXN3
DMIRXP0 DMIRXP1 DMIRXP2 DMIRXP3
DMITXN0 DMITXN1 DMITXN2 DMITXN3
DMITXP0 DMITXP1 DMITXP2 DMITXP3
SM_CK0 SM_CK1 SM_CK2 SM_CK3 SM_CK4 SM_CK5
SM_CK0# SM_CK1# SM_CK2# SM_CK3# SM_CK4# SM_CK5#
SM_CKE0 SM_CKE1 SM_CKE2 SM_CKE3
SM_CS0# SM_CS1# SM_CS2# SM_CS3#
SM_OCDCOMP0 SM_OCDCOMP1
SM_ODT0 SM_ODT1 SM_ODT2 SM_ODT3
SMRCOMPN SMRCOMPP SMVREF0 SMVREF1 SMXSLEWIN SMXSLEWOUT SMYSLEWIN SMYSLEWOUT
1
VCCP
Change pull up from +2.5V to VCCP power plane. T.H.LIAO 2004/07/05
R64
1K
CFG0
G16
CFG0
MCH_BSEL1
H13
CFG1
MCH_BSEL2
G14
CFG2 CFG3 CFG4 CFG5 CFG6 CFG7 CFG8
CFG9 CFG10 CFG11 CFG12 CFG13 CFG14
DMIDDR MUXING
CFG15 CFG16 CFG17 CFG18 CFG19 CFG20
RSVD21 RSVD22 RSVD23 RSVD24 RSVD25
CFG/RSVDPMLCKNC
RSVD26 RSVD27
BM_BUSY#
EXT_TS0# EXT_TS1#
THRMTRIP#
PWROK
RSTIN#
DREF_CLKN
DREF_CLKP DREF_SSCLKN DREF_SSCLKP
NC1 NC2 NC3 NC4 NC5 NC6 NC7 NC8
NC9 NC10 NC11
ALVISO
Note : a). DREF_CLKN , DREF_CLKP Display Clock Frequency at 96MHz ( CRT,SDVO and TVOUT) b). DREF_SSCLKN , DREF_SSCLKP Display Clock F requency (with SSC) at 96,100MHz ( LVDS)
F16 F15 G15 E16 D17 J16 D15 E15 D14 E14 H12 C14 H15 J15 H14 G22 G23 D23 G25 G24 J17 A31 A30 D26 D25
J23 J21 H22 F5 AD30 AE29
A24 A23 C37 D37
AP37 AN37 AP36 AP2 AP1 AN1 B1 A2 B37 A36 A37
CFG3 CFG4 CFG5 CFG6 CFG7 CFG8 CFG9 CFG10 CFG11 CFG12 CFG13 CFG14 CFG15 CFG16 CFG17 CFG18 CFG19 CFG20
PM_BMBUSY# PM_EXTTS#0 PM_EXTTS#1
R326 0
R382 100
DOT96# DOT96
TP_NC1 TP_NC2 TP_NC3 TP_NC4 TP_NC5 TP_NC6 TP_NC7 TP_NC8 TP_NC9 TP_NC10 TP_NC11
R362
10K
T23
MCH_BSEL1 [2] MCH_BSEL2 [2]
CFG3 [6]
T13
CFG5 [6] CFG6 [6] CFG7 [6]
T21
CFG9 [6]
T15
CFG11 [6] CFG12 [6]
CFG13 [6]
T19 T17
CFG16 [6]
T11
CFG18 [6]
CFG19 [6]
T26
a). CFG[17:3] have internal pullup resistors. CFG[19:18] have internal pulldown resistors. b). Only HW straps CFG{2:0} and CFG [6:5] are used for Mobile Intel 915GMS Express Chipset. T.H.LIAO 2004/07/28
+2.5V
R361
10K
PM_BMBUSY# [15]
THRMTRIP# [3,14]
IMVP_PWG [15,34]
PLTRST# [13,14,15,36]
DOT96# [2] DOT96 [2] DREFSSCLK# [2] DREFSSCLK [2]
T88 T89 T87 T74 T73 T71 T70 T72 T38 T37 T41
1.8VSUSVCCP VCCP VCCP
4
HXSCOMP
HXRCOMP
HYSCOMP
HYRCOMP
R69
R78
40.2/F
40.2/F
Route as short as possible.
3
M_OCDCOMP0 M_OCDCOMP1
R333
80.6/F
M_RCOMPN
M_RCOMPP
R335
80.6/F
Size Document Number Rev Custom
2
Date: Sheet
PROJECT : KN1A
Quanta Computer Inc.
Alviso Host(1/5)
1
of
541Tuesday, November 02, 2004
3A
R327 54.9
R323
A A
221/F
HXSWING
R324
100/F
C485
0.1U
R318
221/F
HYSWING
R321
100/F
5
C491
0.1U
R325 24.9/F
VCCP
R328 54.9
R322 24.9/F
5
T31 T25
SRC_MCH#[2]
SRC_MCH[2]
TV_COMP
TV_COMP[12,13]
TV_Y/G[12,13]
EXT_VGA INT_VGA
R95
X
R89
D D
C C
B B
X
R360
X
R363
X
R364
X
R355
X
R353
X
R79
0
Add DPST function. T.H.LIAO 2004/10/14
When use 915PM and then R419 no stuff. T.H.LIAO 2004/09/24
TXLCLKOUT-[13] TXLCLKOUT+[13]
TXUCLKOUT-[13] TXUCLKOUT+[13]
TXLOUT0-[13]
TXLOUT0+[13]
TXLOUT1-[13]
TXLOUT1+[13]
TXLOUT2-[13]
TXLOUT2+[13]
TXUOUT0-[13]
TXUOUT0+[13]
TXUOUT1-[13]
TXUOUT1+[13]
TXUOUT2-[13]
TXUOUT2+[13]
TV_C/R[12,13]
0 0 0 0 0 39 39 255
DDCCLK[12,13]
DDCDATA[12,13]
CRT_B_COM[12,13]
CRT_G_COM[12,13]
CRT_R_COM[12,13]
VSYNC_COM[12,13]
HSYNC_COM[12,13]
DPST[13]
BLON[13]
DDC_CLK[13]
DDC_DATA[13]
DISP_ON[13]
RP51 0X2
1 3
RP55 0X2
1 3
RP48 0X2
1 3
RP49 0X2
1 3
RP50 0X2
1 3
RP52 0X2
1 3
RP53 0X2
1 3
RP54 0X2
1 3
2 4
2 4
2 4
2 4
2 4
2 4
2 4
2 4
R365 0
TV_Y/G
R366 0
TV_C/R
R369 0
R340 150/F R338 150/F R337 150/F
DDCCLK DDCDATA CRT_B_COM
CRT_G_COM
CRT_R_COM
VSYNC_COM HSYNC_COM
R92 100K
R419 100K R334 0
+2.5V
TLCO-_1 TLCO+_1
TUCO-_1 TUCO+_1
TLO0-_1 TLO0+_1
TLO1-_1 TLO1+_1
TLO2-_1 TLO2+_1
TUO0-_1 TUO0+_1
TUO1-_1 TUO1+_1
TUO2-_1 TUO2+_1
R358 2.2K R356 2.2K R359 0 R357 0 R336 0 R100 1.5K/F
When use 915PM and then R71,R340,R338,R337 need pull down 0 ohm resistor. T.H.LIAO 2004/07/16
R95 0 R89 0 R360 0
R363 0
R364 0
R355 39 R353 39 R79 255/F
SRC_MCH# SRC_MCH
TV_Y/G_A TV_C/R_A
R71 4.99K/F
DDCCLK_R DDCDATA_R CRT_BLUE
CRT_GREEN
CRT_RED CRT_COM# VSYNC HSYNC
REFSET
T27 T24
D_CLK_1 D_DATA_1
T29 T30 T32
TLCO-_1 TLCO+_1 TUCO-_1 TUCO+_1
TLO0-_1 TLO1-_1 TLO2-_1
TLO0+_1 TLO1+_1 TLO2+_1
TUO0-_1 TUO1-_1 TUO2-_1
TUO0+_1 TUO1+_1 TUO2+_1
H24
H25 AB29 AC29
A15
C16
A17
B15
B16
B17
E24
E23
E21
D21
C20
B20
A19
B19
H21
G21
E25
F25
C23
C22
F23
F22
F26
C33
C31
F28
F27
B30
B29
C25
C24
B34
B33
B32
A34
A33
B31
C29
D28
C27
C28
D27
C26
4
J18
J20
U32F
SDVOCTRL_DATA SDVOCTRL_CLK GCLKN GCLKP
TVDAC_A TVDAC_B TVDAC_C TV_REFSET TV_IRTNA TV_IRTNB TV_IRTNC
DDCCLK DDCDATA BLUE BLUE# GREEN GREEN# RED RED# VSYNC HSYNC REFSET
LBKLT_CTRL LBKLT_EN LCTLA_CLK LCTLB_DATA LDDC_CLK LDDC_DATA LVDD_EN LIBG LVBG LVREFH LVREFL
LACLKN LACLKP LBCLKN LBCLKP
LADATAN0 LADATAN1 LADATAN2
LADATAP0 LADATAP1 LADATAP2
LBDATAN0 LBDATAN1 LBDATAN2
LBDATAP0 LBDATAP1 LBDATAP2
EXP_RXN0 EXP_RXN1 EXP_RXN2 EXP_RXN3 EXP_RXN4 EXP_RXN5 EXP_RXN6 EXP_RXN7 EXP_RXN8 EXP_RXN9
EXP_RXP0 EXP_RXP1 EXP_RXP2 EXP_RXP3 EXP_RXP4 EXP_RXP5 EXP_RXP6 EXP_RXP7 EXP_RXP8 EXP_RXP9
EXP_TXN0 EXP_TXN1 EXP_TXN2 EXP_TXN3 EXP_TXN4 EXP_TXN5 EXP_TXN6 EXP_TXN7 EXP_TXN8 EXP_TXN9
EXP_TXP0 EXP_TXP1 EXP_TXP2 EXP_TXP3 EXP_TXP4 EXP_TXP5 EXP_TXP6 EXP_TXP7 EXP_TXP8 EXP_TXP9
ALVISO
D36 D34
E30 F34 G30 H34 J30 K34 L30 M34 N30 P34 R30 T34 U30 V34 W30 Y34
D30 E34 F30 G34 H30 J34 K30 L34 M30 N34 P30 R34 T30 U34 V30 W34
E32 F36 G32 H36 J32 K36 L32 M36 N32 P36 R32 T36 U32 V36 W32 Y36
D32 E36 F32 G36 H32 J36 K32 L36 M32 N36 P32 R36 T32 U36 V32 W36
MISC
EXP_COMPI
EXP_ICOMPO
TV VGA LVDS
EXP_RXN10 EXP_RXN11 EXP_RXN12 EXP_RXN13 EXP_RXN14 EXP_RXN15
EXP_RXP10 EXP_RXP11 EXP_RXP12 EXP_RXP13 EXP_RXP14 EXP_RXP15
PCI-EXPRESS GRAPHICS
EXP_TXN10 EXP_TXN11 EXP_TXN12 EXP_TXN13 EXP_TXN14 EXP_TXN15
EXP_TXP10 EXP_TXP11 EXP_TXP12 EXP_TXP13 EXP_TXP14 EXP_TXP15
3
EXP_COMP
PEG_RXN0 PEG_RXN1 PEG_RXN2 PEG_RXN3TV_COMP_A PEG_RXN4 PEG_RXN5 PEG_RXN6 PEG_RXN7 PEG_RXN8 PEG_RXN9 PEG_RXN10 PEG_RXN11 PEG_RXN12 PEG_RXN13 PEG_RXN14 PEG_RXN15
PEG_RXP0 PEG_RXP1 PEG_RXP2 PEG_RXP3 PEG_RXP4 PEG_RXP5 PEG_RXP6 PEG_RXP7 PEG_RXP8 PEG_RXP9 PEG_RXP10 PEG_RXP11 PEG_RXP12 PEG_RXP13 PEG_RXP14 PEG_RXP15
PEG_TXN0 PEG_TXN1 PEG_TXN2 PEG_TXN3 PEG_TXN4 PEG_TXN5 PEG_TXN6 PEG_TXN7 PEG_TXN8 PEG_TXN9 PEG_TXN10 PEG_TXN11 PEG_TXN12 PEG_TXN13 PEG_TXN14 PEG_TXN15
PEG_TXP0 PEG_TXP1 PEG_TXP2 PEG_TXP3 PEG_TXP4 PEG_TXP5 PEG_TXP6 PEG_TXP7 PEG_TXP8 PEG_TXP9 PEG_TXP10 PEG_TXP11 PEG_TXP12 PEG_TXP13 PEG_TXP14 PEG_TXP15
R101 24.9/F
PEG_RXN[0..15]
PEG_RXP[0..15]
VCC3G_PCIE
PEG_RXN[0..15] [13]
PEG_RXP[0..15] [13]
+1.5v
2
DC Blocked Cap.
PEG_TXN0
PEG_TXN1
PEG_TXN2
PEG_TXN3
PEG_TXN4
PEG_TXN5
PEG_TXN6
PEG_TXN7
PEG_TXN8
PEG_TXN9
PEG_TXN10
PEG_TXN11
PEG_TXN12
PEG_TXN13
PEG_TXN14
PEG_TXN15
C531 0.1U
PEG_TXP1
PEG_TXP2
PEG_TXP3
PEG_TXP4
PEG_TXP5
PEG_TXP6
PEG_TXP7
PEG_TXP8
PEG_TXP9
PEG_TXP10
PEG_TXP11
PEG_TXP12
PEG_TXP13
PEG_TXP14
PEG_TXP15
C575 0.1U
C539 0.1U
C565 0.1U
C544 0.1U
C580 0.1U
C549 0.1U
C563 0.1U
C553 0.1U
C578 0.1U
C570 0.1U
C561 0.1U
C576 0.1U
C582 0.1U
C585 0.1U
C559 0.1U
C534 0.1U
C574 0.1U
C540 0.1U
C564 0.1U
C547 0.1U
C579 0.1U
C552 0.1U
C562 0.1U
C569 0.1U
C577 0.1U
C573 0.1U
C560 0.1U
C583 0.1U
C581 0.1U
C587 0.1U
C558 0.1U
PEG_TXN_C0
PEG_TXN_C1
PEG_TXN_C2
PEG_TXN_C3
PEG_TXN_C4
PEG_TXN_C5
PEG_TXN_C6
PEG_TXN_C7
PEG_TXN_C8
PEG_TXN_C9
PEG_TXN_C10
PEG_TXN_C11
PEG_TXN_C12
PEG_TXN_C13
PEG_TXN_C14
PEG_TXN_C15
PEG_TXP_C0PEG_TXP0
PEG_TXP_C1
PEG_TXP_C2
PEG_TXP_C3
PEG_TXP_C4
PEG_TXP_C5
PEG_TXP_C6
PEG_TXP_C7
PEG_TXP_C8
PEG_TXP_C9
PEG_TXP_C10
PEG_TXP_C11
PEG_TXP_C12
PEG_TXP_C13
PEG_TXP_C14
PEG_TXP_C15
VCC3G_PCIE[8]
PEG_TXN_C[0..15]
PEG_TXP_C[0..15]
1
+2.5V[5,8,12,13,16,31,35]
VCCP[2,3,4,5,8,9,14,16,29,35]
PEG_TXN_C[0..15] [13]
PEG_TXP_C[0..15] [13]
CFG9
CFG9[5]CFG5[5]
R61
Note : If in integrated GFX
*2.2K
mode,need to use lane-reversal Change R61 resistor to no stuff. T.H.LIAO 2004/07/05
Low=DMIx2 High=DMIx4
CFG7
A A
CFG7[5]
Low=DT/Transportable CPU High=Movile CPU
5
ADD2 add-in card since SDVO i/f
does not support lane reversal.
R67
*2.2K
PCI-E Graphics Lane Low = Reverse Lane High = Normal Operation
CFG18[5]
Low=CPU core VCC 1.05V High=CPU core VCC 1.5V
R68
*2.2K
+2.5V +2.5V
R91
*1K
CFG18
CFG12[5] CFG13[5] CFG6[5]
CFG11[5]
4
CFG12 CFG13
R57
*2.2K
00 : Reserved 01 : XOR Mode Enabled 10 : All Z Mode Enabled 11 : Normal Operation
CFG11
R59
*2.2K
Low=FSB533
R58
*2.2K
CFG6
R66
2.2K
Low=DDR II High=DDR
CFG3
CFG3[5]
R60
*2.2K
Low=DDR533
3
CFG16[5]
CFG19[5]
CFG16
R65
*2.2K
Low=FSB Dynamic ODT Disabled High=FSB Dynamic ODT Enabled
R90
*1K
CFG19
Low=CPU VTT 1.05V High=CPU VTT 1.2V
CRT_COM#
VSYNC HSYNC
Add REFSET signal pull high to VCCP for 915PM use.
REFSET CRT_BLUE CRT_GREEN CRT_RED
2
R72 *0 R75 0
R81 *0 R77 *0
R431 *0 R346 *0 R349 *0 R343 *0 R342 150/F R348 150/F R345 150/F
Size Document Number Rev Custom
Date: Sheet
VCCP
EXT_VGA INT_VGA
0
X 0R75
X 0
X
0
X
0
X
0
X
0
X
0XR431
VCCP
R72
R81 R77 R346 R349 R343
PROJECT : KN1A
Quanta Computer Inc.
VGA DMI(2/5)
641Tuesday, November 02, 2004
1
of
3B
5
D D
R_A_MD[0..63][10]
C C
B B
R_A_MD[0..63]
R_A_MD0 R_A_MD1 R_A_MD2 R_A_MD3 R_A_MD4 R_A_MD5 R_A_MD6 R_A_MD7 R_A_MD8 R_A_MD9 R_A_MD10 R_B_DQS6 R_A_MD11 R_A_MD12 R_A_MD13 R_A_MD14 R_A_MD15 R_A_MD16 R_A_MD17 R_A_MD18 R_A_MD19 R_A_MD20 R_A_MD21 R_A_MD22 R_A_MD23 R_A_MD24 R_A_MD25 R_A_MD26 R_A_MD27 R_A_MD28 R_A_MD29 R_A_MD30 R_A_MD31 R_A_MD32 R_A_MD33 R_A_MD34 R_A_MD35 R_A_MD36 R_A_MD37 R_A_MD38 R_A_MD39 R_A_MD40 R_A_MD41 R_A_MD42 R_A_MD43 R_A_MD44 R_A_MD45 R_A_MD46 R_A_MD47 R_A_MD48 R_A_MD49 R_A_MD50 R_A_MD51 R_A_MD52 R_B_MD61 R_A_MD53 R_A_MD54 R_A_MD55 R_A_MD56 R_A_MD57 R_A_MD58 R_A_MD59 R_A_MD60 R_A_MD61 R_A_MD62 R_A_MD63
AG35 AH35
AL35 AL37
AH36
AJ35
AK37
AL34 AM36 AN35 AP32 AM31 AM34 AM35
AL32 AM32 AN31 AP31 AN28 AP28
AL30 AM30 AM28
AL28 AP27 AM27 AM23 AM22
AL23 AM24 AN22 AP22
AM9
AL9 AL6
AP7 AP11 AP10
AL7 AM7 AN5 AN6 AN3 AP3 AP6 AM6
AL4 AM3 AK2 AK3 AG2 AG1
AL3 AM2 AH3 AG3
AF3 AE3 AD6 AC4
AF2
AF1 AD4 AD5
U32B
SADQ0 SADQ1 SADQ2 SADQ3 SADQ4 SADQ5 SADQ6 SADQ7 SADQ8 SADQ9 SADQ10 SADQ11 SADQ12 SADQ13 SADQ14 SADQ15 SADQ16 SADQ17 SADQ18 SADQ19 SADQ20 SADQ21 SADQ22 SADQ23 SADQ24 SADQ25 SADQ26 SADQ27 SADQ28 SADQ29 SADQ30 SADQ31 SADQ32 SADQ33 SADQ34 SADQ35 SADQ36 SADQ37 SADQ38 SADQ39 SADQ40 SADQ41 SADQ42 SADQ43 SADQ44 SADQ45 SADQ46 SADQ47 SADQ48 SADQ49 SADQ50 SADQ51 SADQ52 SADQ53 SADQ54 SADQ55 SADQ56 SADQ57 SADQ58 SADQ59 SADQ60 SADQ61 SADQ62 SADQ63
4
R_A_BS0#
AK15
SA_BS0# SA_BS1# SA_BS2#
SA_DM0 SA_DM1 SA_DM2 SA_DM3 SA_DM4 SA_DM5 SA_DM6 SA_DM7
SA_DQS0 SA_DQS1 SA_DQS2 SA_DQS3 SA_DQS4 SA_DQS5 SA_DQS6 SA_DQS7
SA_DQS0# SA_DQS1# SA_DQS2# SA_DQS3# SA_DQS4# SA_DQS5# SA_DQS6# SA_DQS7#
SA_MA0 SA_MA1 SA_MA2 SA_MA3 SA_MA4 SA_MA5 SA_MA6 SA_MA7 SA_MA8
SA_MA9 SA_MA10 SA_MA11 SA_MA12 SA_MA13
DDR SYSTEM MEMORY A
SA_CAS# SA_RAS#
SA_RCVENIN#
SA_RCVENOUT#
SA_WE#
ALVISO
AK16 AL21
AJ37 AP35 AL29 AP24 AP9 AP4 AJ2 AD3
AK36 AP33 AN29 AP23 AM8 AM4 AJ1 AE5
AK35 AP34 AN30 AN23 AN8 AM5 AH1 AE4
AL17 AP17 AP18 AM17 AN18 AM18 AL19 AP20 AM19 AL20 AM16 AN20 AM20 AM15
AN15 AP16 AF29 AF28 AP15
R_A_BS1# R_A_BS2#
R_A_DM0 R_A_DM1 R_A_DM2 R_A_DM3 R_A_DM4 R_A_DM5 R_A_DM6 R_A_DM7
R_A_DQS0 R_A_DQS1 R_A_DQS2 R_A_DQS3 R_A_DQS4 R_A_DQS5 R_A_DQS6 R_A_DQS7
R_A_DQS#0 R_A_DQS#1 R_A_DQS#2 R_A_DQS#3 R_A_DQS#4 R_A_DQS#5 R_A_DQS#6 R_A_DQS#7
R_A_MA0 R_A_MA1 R_A_MA2 R_A_MA3 R_A_MA4 R_A_MA5 R_A_MA6 R_A_MA7 R_A_MA8 R_A_MA9 R_A_MA10 R_A_MA11 R_A_MA12 R_A_MA13
R_A_SCASA# R_A_SRASA#
R_A_BMWEA#
R_A_DM[0..7]
R_A_DQS[0..7]
R_A_DQS#[0..7]
R_A_MA[0..13]
T35 T36
3
R_B_MD[0..63][10]
R_A_BS0# [10,11] R_A_BS1# [10,11] R_A_BS2# [10,11] R_A_DM[0..7] [10]
R_A_DQS[0..7] [10]
R_A_DQS#[0..7] [10]
R_A_MA[0..13] [10,11]
R_A_SCASA# [10,11] R_A_SRASA# [10,11]
R_A_BMWEA# [10,11]
R_B_MD[0..63]
R_B_MD0 R_B_MD1 R_B_MD2 R_B_MD3 R_B_MD4 R_B_MD5 R_B_MD6 R_B_MD7 R_B_MD8 R_B_MD9 R_B_MD10 R_B_MD11 R_B_MD12 R_B_MD13 R_B_MD14 R_B_MD15 R_B_MD16 R_B_MD17 R_B_MD18 R_B_MD19 R_B_MD20 R_B_MD21 R_B_MD22 R_B_MD23 R_B_MD24 R_B_MD25 R_B_MD26 R_B_MD27 R_B_MD28 R_B_MD29 R_B_MD30 R_B_MD31 R_B_MD32 R_B_MD33 R_B_MD34 R_B_MD35 R_B_MD36 R_B_MD37 R_B_MD38 R_B_MD39 R_B_MD40 R_B_MD41 R_B_MD42 R_B_MD43 R_B_MD44 R_B_MD45 R_B_MD46 R_B_MD47 R_B_MD48 R_B_MD49 R_B_MD50 R_B_MD51 R_B_MD52 R_B_MD53 R_B_MD54 R_B_MD55 R_B_MD56 R_B_MD57 R_B_MD58 R_B_MD59 R_B_MD60
R_B_MD62 R_B_MD63
AE31 AE32 AG32 AG36 AE34 AE33
AF31
AF30 AH33 AH32 AK31 AG30 AG34 AG33 AH31
AJ31 AK30
AJ30 AH29 AH28 AK29 AH30 AH27 AG28
AF24 AG23
AJ22 AK22 AH24 AH23 AG22
AJ21 AG10
AG9 AG8
AH8 AH11 AH10
AK9
AK6
AH5
AK8
AK4
AG5
AG4
AD8
AD9
AH4
AG6
AE8
AD7
AC5
AB8
AB6
AA8
AC8
AC7
AA4
AA5
2
U32G
SBDQ0 SBDQ1 SBDQ2 SBDQ3 SBDQ4 SBDQ5 SBDQ6 SBDQ7 SBDQ8 SBDQ9 SBDQ10 SBDQ11 SBDQ12 SBDQ13 SBDQ14 SBDQ15 SBDQ16 SBDQ17 SBDQ18 SBDQ19 SBDQ20 SBDQ21 SBDQ22 SBDQ23 SBDQ24 SBDQ25 SBDQ26 SBDQ27 SBDQ28 SBDQ29 SBDQ30 SBDQ31 SBDQ32 SBDQ33 SBDQ34 SBDQ35 SBDQ36 SBDQ37
AJ9
SBDQ38 SBDQ39
AJ7
SBDQ40 SBDQ41
AJ4
SBDQ42 SBDQ43 SBDQ44
AJ8
SBDQ45
AJ5
SBDQ46 SBDQ47 SBDQ48 SBDQ49 SBDQ50 SBDQ51 SBDQ52 SBDQ53 SBDQ54 SBDQ55 SBDQ56 SBDQ57 SBDQ58 SBDQ59 SBDQ60 SBDQ61 SBDQ62 SBDQ63
SB_BS0# SB_BS1# SB_BS2#
SB_DM0 SB_DM1 SB_DM2 SB_DM3 SB_DM4 SB_DM5 SB_DM6 SB_DM7
SB_DQS0 SB_DQS1 SB_DQS2 SB_DQS3 SB_DQS4 SB_DQS5 SB_DQS6 SB_DQS7
SB_DQS0# SB_DQS1# SB_DQS2# SB_DQS3# SB_DQS4# SB_DQS5# SB_DQS6# SB_DQS7#
SB_MA0 SB_MA1 SB_MA2 SB_MA3 SB_MA4 SB_MA5 SB_MA6 SB_MA7 SB_MA8
SB_MA9 SB_MA10 SB_MA11 SB_MA12 SB_MA13
DDR SYSTEM MEMORY B
SB_CAS# SB_RAS#
SB_RCVENIN#
SB_RCVENOUT#
SB_WE#
ALVISO
AJ15 AG17 AG21
AF32 AK34 AK27 AK24 AJ10 AK5 AE7 AB7
AF34 AK32 AJ28 AK23 AM10 AH6 AF8 AB4
AF35 AK33 AK28 AJ23 AL10 AH7 AF7 AB5
AH17 AK17 AH18 AJ18 AK18 AJ19 AK19 AH19 AJ20 AH20 AJ16 AG18 AG20 AG15
AH14 AK14 AF15 AF14 AH16
R_B_BS0# R_B_BS1# R_B_BS2#
R_B_DM0 R_B_DM1 R_B_DM2 R_B_DM3 R_B_DM4 R_B_DM5 R_B_DM6 R_B_DM7
R_B_DQS0 R_B_DQS1 R_B_DQS2 R_B_DQS3 R_B_DQS4 R_B_DQS5
R_B_DQS7
R_B_DQS#0 R_B_DQS#1 R_B_DQS#2 R_B_DQS#3 R_B_DQS#4 R_B_DQS#5 R_B_DQS#6 R_B_DQS#7
R_B_MA0 R_B_MA1 R_B_MA2 R_B_MA3 R_B_MA4 R_B_MA5 R_B_MA6 R_B_MA7 R_B_MA8 R_B_MA9 R_B_MA10 R_B_MA11 R_B_MA12 R_B_MA13
R_B_SCASA# R_B_SRASA#
R_B_BMWEA#
R_B_DM[0..7]
R_B_DQS[0..7]
R_B_DQS#[0..7]
R_B_MA[0..13]
T20 T18
1
R_B_BS0# [10,11] R_B_BS1# [10,11] R_B_BS2# [10,11] R_B_DM[0..7] [10]
R_B_DQS[0..7] [10]
R_B_DQS#[0..7] [10]
R_B_MA[0..13] [10,11]
R_B_SCASA# [10,11] R_B_SRASA# [10,11]
R_B_BMWEA# [10,11]
A A
Size Document Number Rev Custom
5
4
3
2
Date: Sheet
PROJECT : KN1A
Quanta Computer Inc.
ALVISO DDR(3/5)
1
of
741Tuesday, November 02, 2004
2A
VCCP
C147
2.2U
5
C167
4.7U/10V
+2.5V
VCCP
D6
2 1
Stuff R432 for 915PM T.H.LIAO 2004/07/16
R51 10
RB751V-40
D D
C484
VCCP_GMCH_CAP3
0.22U
VCCP_GMCH_CAP2
C496
0.47U/10V
C486
0.22U
VCCP_GMCH_CAP4
Change component from L59 EMI filter to R48 0 ohm/0603 package resistor. T.H.LIAO 2004/10/27
C500
0.47U
VCCP_GMCH_CAP1
Note : 915GM : R48,C161,C149 stuff. 915PM : R48,C161 no stuff and change C149 from
0.1uF/0603 to 0 ohm/0603 resistor. T.H.LIAO 2004/10/27
+2.5V
R48 0
VCCP
4
VCCP
L56 BLM11A121S
C156
0.1U
Add a ferrite bead for the VCCA_CRTDAC pins. T.H.LIAO 2004/07/02
C161 10U
3
R432 *0 L54 1uH
C490
+
C482
0.1U
470U
C157
0.022U
C487
0.1U
C149
0.1U
+1.5V
L55 1uH
+
C479 470U
C624
0.1U
+1.5V
Change ana log filter circui ts from ferrite bead to inductor. T.H.LIAO 2004/07/02
+1.5V
L52 10uH
+
C602 470U
+1.5V
L53 10uH
C626
+
C625
0.1U
470U
2
Add analog f ilter circui ts for the VCCA_DPLLA,VCCA_DPLLB pins. T.H.LIAO 2004/07/02
1
+1.5V
VCCP
C119
T29
R29
N29
M29
K29
J29
V28
U28
T28
R28
P28
N28
M28
L28
K28
J28
H28
G28
V27
U27
T27
R27
P27
N27
M27
L27
K27
J27
H27
K26
H26
K25
J25
K24
K23
K22
K21
W20
U20
T20
K20
V19
U19
K19
W18
V18
T18
K18
K17
AC1
AC2
C35
B23
AA1
AA2
F19
E19
G19
H20
K13
J13
K12
W11
V11
U11
T11
R11
P11
N11
M11
L11
K11
W10
V10
U10
T10
R10
P10
N10
M10
K10
VTT27
VTT28
VCCTX_LVDS2
A27
J10Y9W9U9R9P9N9M9L9J9N8M8N7M7N6M6A6N5M5N4M4N3M3N2M2B2V1N1M1
VTT0
VTT1
VTT2
VTT3
VTT4
VTT5
VTT6
VTT7
VTT8
VTT9
VTT10
VTT11
VTT12
VTT13
VTT14
VTT15
VTT16
VTT17
VTT18
VTT19
VTT20
VTT21
VTT22
VTT23
VTT24
VTT25
VTT26
VCC_SYNC
VVSSA_CRTDAC
VCCA_CRTDAC0
VCCA_CRTDAC1
VCCSM33
VCCSM34
VCCSM35
VCCSM36
VCCSM37
VCCSM38
VCCSM39
VCCSM40
VCCSM41
VCCSM42
VCCSM43
VCCSM44
VCCSM45
VCCSM46
VCCSM47
VCCSM48
VCCSM49
VCCSM50
VCCSM51
VCCSM52
VCCSM53
VCCSM54
VCCSM55
VCCSM56
VCCSM57
VCCSM58
VCCSM59
VCCSM60
VCCSM61
VCCSM62
VCCSM63
VCCSM64
VCCTX_LVDS0
VCCTX_LVDS1
AE17
AE16
AE15
AE14
AP13
AN13
AM13
AL13
AK13
AJ13
AH13
AG13
AF13
AE13
AP12
AN12
AM12
AL12
AK12
AJ12
AH12
AG12
AF12
AE12
AD11
AC11
AB11
AB10
AB9
AP8
AM1
AE1
B28
A28
V1.8_DDR_CAP6 V1.8_DDR_CAP3 V1.8_DDR_CAP4
C489
0.1U
C506
0.1U
C158
C159
0.1U
+
100U
+
C502
0.1U
+2.5V
C177
4.7U/10V
+1.5V +1.5V
Note: All VCCSM pins shorted internally.
VCC_DDRDLL
VCC3G_PCIE
VCC3G_PCIE
+
C571
C556
10U
4
C586
10U
VCC12
VCC13
VCC14
VCC15
VCC16
VCC17
VCC18
VCC19
VCC20
VCC21
VCC22
VCC23
VCC24
VCC25
VCC26
VCC27
VCC28
VCC29
VCC30
VCC31
VCC32
VCC33
VCC34
VCC35
VCC36
VCC37
VCC38
VCC39
VCC40
VCC41
VCC42
VCC43
VCC44
VCC45
VCC46
VCC47
VCC48
VCCA_HPLL
VCCA_MPLL
VCCA_DPLLB
VCCA_DPLLA
VCCH_MPLL0
VCCH_MPLL1
POWER
VCCD_LVDS0
VCCD_LVDS1
VCCD_LVDS2
VCCA_LVDS
VCCHV0
VCCHV1
VCCHV2
VCCSM0
VCCSM1
VCCSM2
VCCSM3
VCCSM4
VCCSM5
VCCSM6
VCCSM7
VCCSM8
VCCSM9
VCCSM10
VCCSM11
VCCSM12
VCCSM13
VCCSM14
VCCSM15
VCCSM16
VCCSM17
VCCSM18
VCCSM19
VCCSM20
VCCSM21
VCCSM22
VCCSM23
VCCSM24
VCCSM25
VCCSM26
VCCSM27
VCCSM28
VCCSM29
VCCSM30
VCCSM31
VCCSM32
B26
B25
A25
A35
B22
B21
A21
AM37
AH37
AP29
AD28
AD27
AC27
AP26
AN26
AM26
AL26
AK26
AJ26
AH26
AG26
AF26
AE26
AP25
AN25
AM25
AL25
AK25
AJ25
AH25
AG25
AF25
AE25
AE24
AE23
AE22
AE21
AE20
AE19
AE18
1.8VSUS
C137
330uF
C130
10U
L38
C171
10U
Note: All VCCSM pins shorted internally.
BLM11A121S
L43
+1.5V
BLM11A121S C185
220U
3
V1.8_DDR_CAP5
V1.8_DDR_CAP2
C584
0.1U
C566
0.1U
C526
0.1U
+2.5V +2.5V +1.5V
C153
0.1U
C188 10U
C160
0.01U
V1.8_DDR_CAP1
C193
0.1U
C164
0.1U
H17
2
VCC11
VCCDQ_TVDAC
D19
VCC10
VCCD_TVDAC
C152
0.022U
VCC9
VCC8
VSSA_TVBG
G18
10U
VCC7
VCCA_TVBG
H18
C170
0.022U
VCC6
E18
C154
0.022U
VCC5
VCCA_TVDACC1
VCC4
VCCA_TVDACC0
F18
C510
0.1U
VCC3
VCCA_TVDACB1
C18
C146
0.022U
VCC0
VCC1
VCC2
U32H ALVISO
VCCA_TVDACA0
VCCA_TVDACA1
VCCA_TVDACB0
F17
E17
D18
C151
0.022U
C145
0.1U
C142
0.1U
R55 0
C169
0.1U
L57 BLM11A121S
Size Document Number Rev Custom
Date: Sheet
G1
C C
B B
VTT51
+2.5V
G37
VCCA_SM0
VCCA_SM1
VCCA_SM2
VCCA_SM3
VCC3G0
VCC3G1
VCC3G2
VCC3G3
VCC3G4
VCC3G5
VCC3G6
VCCA_3GPLL0
VCCA_3GPLL1
VCCA_3GPLL2
VCCA_3GBG
VSSA_3GBG
AF20
AP19
AF19
AF18
AE37
W37
U37
R37
N37
L37
J37
Y29
Y28
Y27
F37
VCC3G_PCIE
VCCA_3GPLL
VCC_DDRDLL
C203
VTT29
VTT30
VTT31
VTT32
VTT33
VTT34
VTT35
VTT36
VTT37
VTT38
VTT39
VTT40
VTT41
VTT42
VTT43
VTT44
VTT45
VTT46
VTT47
VTT48
VTT49
VTT50
0.1U
C176
0.1U
VCCA_3GPLL
C174
0.1U
A A
R380 0.5/F
C568
10U
5
L42
BLM11A121S
C117
0.1U
0.1U
D7 RB751V-40
C155
C140
0.022U
0.1U
C141
0.1U
L58 BLM11A121S
+1.5V
Add a ferri te bead for the VCCDQ_TVDAC pin. T.H.LIAO 2004/07/02
Quanta Computer Inc.
+1.5V
C483
C138
10U
0.1U
+1.5V +3V
21
R63 10
PROJECT : KN1A
Alviso Power(4/5)
1
C168
C126
10U
10U
R62 0
Note : 915GM : All parts need stuff. 915PM : All parts no stuff and just only C155 need pull down 0 ohm/0402 resistor. T.H.LIAO 2004/07/16
Add a ferrite bead for the VCCA_TVBG pin. T.H.LIAO 2004/07/02
Note : 915GM : All parts need stuff. 915PM : All parts no stuff and just only C154 need pull down 0 ohm/0402 resistor. T.H.LIAO 2004/07/16
Change component from L60 EMI filter to R55 0 ohm/0603 package resistor. T.H.LIAO 2004/10/27
Note : 915GM : All parts need stuff. 915PM : All parts no stuff and just only C170,C152 need pull down 0 ohm/0402 resistor. T.H.LIAO 2004/07/16
of
841Tuesday, November 02, 2004
3B
5
D D
AJ3
AC3
AB3
AA3C3A3
AN2
AL2
AH2
AE2
AD2V2T2P2L2
B27
J26
G26
E26
A26
AN24
B36
AL24J2G2D2Y1
VSS244
VSS245
VSS246
VSS247
VSS248
VSS249
VSS250
VSS251
VSS252
VSS253
VSS254
VSS255
VSS256
VSS257
VSS258
VSS259
VSS260
VSS261
VSS262
VSS263
VSS264
VSS265
VSS266
VSS267
VSS268
VSS269
VSS270
VSS271
VSSALVDS
4
AK7
AG7
AA7V7G7
AJ6
AE6
AC6
AL5W5E5
AN4
AF4Y4U4P4L4H4C4
VSS235
VSS236
VSS237
VSS238
VSS239
VSS240
VSS241
VSS242
VSS243
AA6T6P6L6J6B6AP5
VSS212
VSS213
VSS214
VSS215
VSS216
VSS217
VSS218
VSS219
VSS220
VSS221
VSS222
VSS223
VSS224
VSS225
VSS226
VSS227
VSS228
VSS229
VSS230
VSS231
VSS232
VSS233
VSS234
3
AL14
AJ14
AG14
K14
J14
F14
B14
A14
J12
D12
B12
AN11
AL11
AJ11
AG11
AF11
AA11
Y11
H11
F11
AA10
Y10
L10
D10
AN9
AH9
AE9
AC9
AA9V9T9K9H9A9AL8Y8P8L8E8C8AN7
VSS180
VSS181
VSS182
VSS183
VSS184
VSS185
VSS186
VSS187
VSS188
VSS189
VSS190
VSS191
VSS192
VSS193
VSS194
VSS195
VSS196
VSS197
VSS198
VSS199
VSS200
VSS201
VSS202
VSS203
VSS204
VSS205
VSS206
VSS207
VSS208
VSS209
VSS210
VSS211
2
C21
AK20
V20
G20
F20
E20
D20
A20
AN19
AG19
W19
T19
J19
H19
C19
AL18
U18
B18
A18
AN17
AJ17
AF17
G17
C17
AL16
K16
H16
D16
A16
K15
C15
AN14
VSS148
VSS149
VSS150
VSS151
VSS152
VSS153
VSS154
VSS155
VSS156
VSS157
VSS158
VSS159
VSS160
VSS161
VSS162
VSS163
VSS164
VSS165
VSS166
VSS167
VSS168
VSS169
VSS170
VSS171
VSS172
VSS173
VSS174
VSS175
VSS176
VSS177
VSS178
VSS179
1
AF23
H23
AL22
AH22
J22
E22
D22
A22
AN21
AF21
F21
VSS136
VSS137
VSS138
VSS139
VSS140
VSS141
VSS142
VSS143
VSS144
VSS145
VSS146
VSS147
U32E
ALVISO
VSS
VSS0
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
VSS19
VSS20
VSS21
VSS22
VSS23
VSS24
VSS25
VSS26
VSS27
VSS28
VSS29
VSS30
VSS31
VSS32
VSS33
VSS34
VSS35
VSS36
VSS37
VSS38
VSS39
VSS40
VSS41
VSS42
VSS43
VSS44
VSS45
VSS46
VSS47
VSS48
VSS49
VSS50
VSS51
VSS52
VSS53
VSS54
VSS55
VSS56
VSS57
VSS58
VSS59
VSS60
VSS61
VSS62
VSS63
VSS64
VSS65
VSS66
VSS67
VSS68
VSS69
VSS70
VSS71
VSS72
VSS73
VSS74
VSS75
VSS76
VSS77
VSS78
VSS79
VSS80
VSS81
VSS82
VSS83
VSS84
VSS85
VSS86
VSS87
VSS88
VSS89
VSS90
VSS91
VSS92
VSS93
VSS94
VSS95
VSS96
VSS97
VSS98
VSS99
VSS100
VSS101
VSS102
VSS103
VSS104
VSS105
VSS106
VSS107
VSS108
VSS109
VSS110
VSS111
VSS112
VSS113
VSS114
VSS115
VSS116
VSS117
VSS118
VSS119
VSS120
VSS121
VSS122
VSS123
VSS124
VSS125
VSS126
VSS127
VSS128
VSS129
VSS130
VSS131
VSS132
VSS133
VSS134
VSS135
AG37
Y37
V37
T37
P37
M37
K37
H37
E37
AN36
AL36
AJ36
AF36
AE36
AD36
AC36
AB36
AA36
C36
AE35
Y35
W35
V35
U35
T35
R35
P35
N35
M35
L35
K35
J35
H35
G35
F35
E35
D35
B35
AN34
AH34
AD34
AC34
AB34
AA34
C34
AL33
AF33
AD33
W33
V33
U33
T33
R33
P33
N33
M33
L33
K33
J33
H33
G33
F33
E33
D33
AN32
AJ32
AD32
AC32
AB32
AA32
Y32
C32
A32
AL31
AG31
AD31
W31
V31
U31
T31
R31
P31
N31
M31
L31
K31
J31
H31
G31
F31
E31
D31
AP30
AE30
AC30
AB30
AA30
Y30
C30
AM29
AJ29
AG29
AD29
AA29
W29
V29
U29
P29
L29
H29
G29
F29
E29
D29
A29
AC28
AB28
AA28
W28
E28
AN27
AL27
AJ27
AG27
AF27
AB27
AA27
W27
G27
E27
AJ24
AG24
J24
F24
D24
B24
C C
VCCP
U32D
W13
V13
U13
T13
R13
P13
N13
M13
L13
W12
V12
U12
T12
R12
P12
N12
M12
VSS_NCTF0
L12
VTT_NCTF17
VTT_NCTF16
VTT_NCTF15
VTT_NCTF14
VTT_NCTF13
VTT_NCTF12
VTT_NCTF11
VTT_NCTF10
VTT_NCTF9
VTT_NCTF8
VTT_NCTF7
VTT_NCTF6
VTT_NCTF5
VTT_NCTF4
VTT_NCTF3
VTT_NCTF2
VTT_NCTF1
VTT_NCTF0
AB26
AA26
Y26
AB25
AA25
Y25
AB24
AA24
Y24
AB23
AA23
Y23
AB22
AA22
Y22
AB21
AA21
Y21
R21
AB20
AA20
AB19
AA19
AB18
AA18
AB17
AA17
Y17
R17
AB16
AA16
Y16
W16
V16
U16
T16
R16
P16
N16
M16
L16
AB15
AA15
Y15
W15
V15
U15
T15
R15
P15
N15
M15
L15
AB14
AA14
Y14
W14
V14
U14
T14
R14
P14
N14
M14
L14
AA13
Y13
AA12
Y12
B B
VSS_NCTF13
VSS_NCTF14
VSS_NCTF15
VSS_NCTF16
VSS_NCTF17
VSS_NCTF18
VSS_NCTF19
VSS_NCTF20
VSS_NCTF21
VSS_NCTF22
VSS_NCTF23
VSS_NCTF24
VSS_NCTF25
VSS_NCTF26
VSS_NCTF27
VSS_NCTF28
VSS_NCTF29
VSS_NCTF30
VSS_NCTF31
VSS_NCTF32
VSS_NCTF33
VSS_NCTF34
VSS_NCTF35
VSS_NCTF36
VSS_NCTF37
VSS_NCTF38
VSS_NCTF39
VSS_NCTF40
VSS_NCTF41
VSS_NCTF42
VSS_NCTF43
VSS_NCTF44
VSS_NCTF45
VSS_NCTF46
VSS_NCTF47
VSS_NCTF48
VSS_NCTF49
VSS_NCTF50
VSS_NCTF51
VSS_NCTF52
VSS_NCTF53
VSS_NCTF54
VSS_NCTF55
VSS_NCTF56
VSS_NCTF57
VSS_NCTF58
VSS_NCTF59
VSS_NCTF60
VSS_NCTF61
VSS_NCTF62
VSS_NCTF63
VSS_NCTF64
VSS_NCTF65
VSS_NCTF66
VSS_NCTF67
VSS_NCTF68
VSS_NCTF7
VSS_NCTF8
VSS_NCTF9
VSS_NCTF10
VSS_NCTF11
VSS_NCTF12
VSS_NCTF6
VSS_NCTF5
VSS_NCTF4
VSS_NCTF3
VSS_NCTF2
VSS_NCTF1
ALVISO
NCTF
VCCSM_NCTF0
VCCSM_NCTF1
VCCSM_NCTF2
VCCSM_NCTF3
VCCSM_NCTF4
VCCSM_NCTF5
VCCSM_NCTF6
VCCSM_NCTF7
VCCSM_NCTF8
VCCSM_NCTF9
VCCSM_NCTF10
VCCSM_NCTF11
VCCSM_NCTF12
VCCSM_NCTF13
VCCSM_NCTF14
VCCSM_NCTF15
VCCSM_NCTF16
VCCSM_NCTF17
VCCSM_NCTF18
VCCSM_NCTF19
VCCSM_NCTF20
VCCSM_NCTF21
VCCSM_NCTF22
VCCSM_NCTF23
VCCSM_NCTF24
VCCSM_NCTF25
VCCSM_NCTF26
VCCSM_NCTF27
VCCSM_NCTF28
VCCSM_NCTF29
VCCSM_NCTF30
VCCSM_NCTF31
VCC_NCTF0
VCC_NCTF1
VCC_NCTF2
VCC_NCTF3
VCC_NCTF4
VCC_NCTF5
VCC_NCTF6
VCC_NCTF7
VCC_NCTF8
VCC_NCTF9
VCC_NCTF10
VCC_NCTF11
VCC_NCTF12
VCC_NCTF13
VCC_NCTF14
VCC_NCTF15
VCC_NCTF16
VCC_NCTF17
VCC_NCTF18
VCC_NCTF19
VCC_NCTF20
VCC_NCTF21
VCC_NCTF22
VCC_NCTF23
VCC_NCTF24
VCC_NCTF25
VCC_NCTF26
VCC_NCTF27
VCC_NCTF28
VCC_NCTF29
VCC_NCTF30
VCC_NCTF31
VCC_NCTF32
VCC_NCTF33
VCC_NCTF34
VCC_NCTF35
VCC_NCTF36
VCC_NCTF37
VCC_NCTF38
VCC_NCTF39
VCC_NCTF40
VCC_NCTF41
VCC_NCTF42
VCC_NCTF43
VCC_NCTF44
VCC_NCTF45
VCC_NCTF46
VCC_NCTF47
VCC_NCTF48
VCC_NCTF49
VCC_NCTF50
VCC_NCTF51
VCC_NCTF52
VCC_NCTF53
VCC_NCTF54
VCC_NCTF55
VCC_NCTF56
VCC_NCTF57
VCC_NCTF58
VCC_NCTF59
VCC_NCTF60
VCC_NCTF61
VCC_NCTF62
VCC_NCTF63
VCC_NCTF64
VCC_NCTF65
VCC_NCTF66
VCC_NCTF67
VCC_NCTF68
VCC_NCTF69
VCC_NCTF70
VCC_NCTF71
VCC_NCTF72
VCC_NCTF73
VCC_NCTF74
VCC_NCTF75
VCC_NCTF76
VCC_NCTF77
VCC_NCTF78
AD26
AC26
AD25
AC25
AD24
AC24
AD23
AC23
AD22
AC22
AD21
AC21
AD20
AC20
AD19
AC19
AD18
AC18
AD17
AC17
AD16
AC16
AD15
AC15
AD14
AC14
AD13
AC13
AB13
AD12
AC12
AB12
W26
V26
U26
T26
R26
P26
N26
M26
L26
W25
V25
U25
T25
R25
P25
N25
M25
L25
W24
V24
U24
T24
R24
P24
N24
M24
L24
W23
V23
U23
T23
R23
P23
N23
M23
L23
W22
V22
U22
T22
R22
P22
N22
M22
L22
W21
V21
U21
T21
P21
N21
M21
L21
Y20
R20
P20
N20
M20
L20
Y19
R19
P19
N19
M19
L19
Y18
R18
P18
N18
M18
L18
W17
V17
U17
T17
P17
N17
M17
L17
A A
5
4
3
2
1.8VSUSVCCP
Size Document Number Rev Custom
Date: Sheet
PROJECT : KN1A
Quanta Computer Inc.
VSS/NCTF(5/5)
1
of
941Tuesday, November 02, 2004
2A
1
SMDDR_VREF
1.8VSUS
R_A_MD0 R_A_MD1
R_A_DQS#0 R_A_DQS0
A A
B B
CKE0[5,11] CKE2[5,11] CKE3 [5,11]
R_A_BS2#[7,11]
R_A_BS0#[7,11]
R_A_BMWEA#[7,11]
R_A_SCASA#[7,11]
SM_CS1#[5,11]
M_ODT1[5,11]
C C
D D
R_A_MD2 R_A_MD3
R_A_MD8 R_A_MD9
R_A_DQS#1 R_A_DQS1
R_A_MD10 R_B_MD14 R_A_MD11
R_A_MD16 R_A_MD17
R_A_DQS#2 R_A_DQS2
R_A_MD18 R_A_MD19
R_A_MD24 R_A_MD25
R_A_DM3
R_A_MD26 R_A_MD27
CKE0
R_A_BS2#
R_A_MA12 R_A_MA9 R_A_MA8
R_A_MA5 R_A_MA3 R_A_MA1
R_A_MA10 R_A_BS0#
R_A_BMWEA#
R_A_SCASA#
SM_CS1#
M_ODT1
R_A_MD32 R_A_MD33
R_A_DQS#4 R_A_DQS4
R_A_MD34 R_A_MD35
R_A_MD40 R_A_MD41
R_A_DM5
R_A_MD42 R_A_MD46 R_A_MD43
R_A_MD48 R_A_MD49
R_A_DQS#6 R_A_DQS6
R_A_MD50
R_A_MD56 R_A_MD57
R_A_DM7
R_A_MD58 R_A_MD59
CGCLK_SMB
+3V
1
101 103 105 107 109 111 113 115 117 119 121 123 125 127 129 131 133 135 137 139 141 143 145 147 149 151 153 155 157 159 161 163 165 167 169 171 173 175 177 179 181 183 185 187 189 191 193 195 197 199
2
CN22
1
VREF
3
VSS47
5
DQ0
7
DQ1
9
VSS37
11
DQS#0
13
DQS0
15
VSS48
17
DQ2
19
DQ3
21
VSS38
23
DQ8
25
DQ9
27
VSS49
29
DQS#1
31
DQS1
33
VSS39
35
DQ10
37
DQ11
39
VSS50
41
VSS18
43
DQ16
45
DQ17
47
VSS1
49
DQS#2
51
DQS2
53
VSS19
55
DQ18
57
DQ19
59
VSS22
61
DQ24
63
DQ25
65
VSS23
67
DM3
69
NC4
71
VSS9
73
DQ26
75
DQ27
77
VSS4
79
CKE0
81 83 85 87 89 91 93 95 97 99
PC4800 DDR2
VDD7 NC1 A16_BA2 VDD9 A12 A9 A8 VDD5 A5 A3 A1 VDD10 A10/AP BA0 WE# VDD2 CAS# S1# VDD3 ODT1 VSS11 DQ32 DQ33 VSS26 DQS#4 DQS4 VSS2 DQ34 DQ35 VSS27 DQ40 DQ41 VSS29 DM5 VSS51 DQ42 DQ43 VSS40 DQ48 DQ49 VSS52 NCTEST VSS30 DQS#6 DQS6 VSS31 DQ50 DQ51 VSS33 DQ56 DQ57 VSS3 DM7 VSS34 DQ58 DQ59 VSS14 SDA SCL VDD(SPD)
PC4800 DDR2_R_5.2H
CLOCK 0,1 CLOCK 3,4
2
1.8VSUS 1.8VSUS 1.8VSUS
2
VSS46
4
DQ4
6
DQ5
8
VSS15
10
DM0
12
VSS5
14
DQ6
16
DQ7
18
VSS16
20
DQ12
22
DQ13
24
VSS17
26
DM1
28
VSS53
30
CK0
32
CK0#
34
VSS41
36
DQ14
38
DQ15
40
VSS54
42
VSS20
44
DQ20
46
DQ21
48
VSS6
50
NC3
52
DM2
54
VSS21
56
DQ22
58
DQ23
60
VSS24
62
DQ28
64
DQ29
66
VSS25
68
DQS#3
70
DQS3
72
VSS10
74
DQ30
76
DQ31
78
VSS8
80
CKE1
82
SDRAM SO-DIMM
(200P)
VDD8
84
A15
86
A14
88
VDD11
90
A11
92
A7
94
A6
96
VDD4
98
A4
100
A2
102
A0
104
VDD12
106
BA1
108
RAS#
110
S0#
112
VDD1
114
ODT0
116
A13
118
VDD6
120
NC2
122
VSS12
124
DQ36
126
DQ37
128
VSS28
130
DM4
132
VSS42
134
DQ38
136
DQ39
138
VSS55
140
DQ44
142
DQ45
144
VSS43
146
DQS#5
148
DQS5
150
VSS56
152
DQ46
154
DQ47
156
VSS44
158
DQ52
160
DQ53
162
VSS57
164
CK1
166
CK1#
168
VSS45
170
DM6
172
VSS32
174
DQ54
176
DQ55
178
VSS35
180
DQ60
182
DQ61
184
VSS7
186
DQS#7
188
DQS7
190
VSS36
192
DQ62
194
DQ63
196
VSS13
198
SA0
200
SA1
R_A_MD4 R_A_MD5
R_A_DM0
R_A_MD6 R_A_MD7
R_A_MD12 R_A_MD13
R_A_DM1
CLK_SDRAM0
CLK_SDRAM0#
R_A_MD14 R_A_MD15
R_A_MD20 R_A_MD21
R_A_DM2
R_A_MD22 R_A_MD23
R_A_MD28 R_A_MD29
R_A_DQS#3 R_A_DQS3
R_A_MD30 R_A_MD31
CKE1
R_A_MA11 R_A_MA7 R_A_MA6
R_A_MA4 R_A_MA2 R_A_MA0
R_A_BS1# R_A_SRASA#
SM_CS0#
M_ODT0 R_A_MA13
R_A_MD36 R_A_MD37
R_A_DM4
R_A_MD38 R_A_MD39
R_A_MD44 R_A_MD45
R_A_DQS#5 R_A_DQS5
R_A_MD47
R_A_MD52 R_A_MD53
CLK_SDRAM1 CLK_SDRAM1#
R_A_DM6
R_A_MD54 R_A_MD55R_A_MD51
R_A_MD60 R_A_MD61
R_A_DQS#7 R_A_DQS7
R_A_MD62 R_A_MD63
R46 10K R44 10K
SMbus address A0 SMbus address A4
3
CLK_SDRAM0 [5] CLK_SDRAM0# [5]
CKE1 [5,11]
R_A_BS1# [7,11] R_A_SRASA# [7,11] SM_CS0# [5,11]
M_ODT0 [5,11]
CLK_SDRAM1 [5] CLK_SDRAM1# [5]
3
R_A_DM[0..7] [7] R_A_MD[0..63] [7] R_A_DQS[0..7] [7] R_A_DQS#[0..7] [7]
R_B_BMWEA#[7,11]
R_B_SCASA#[7,11]
CGDAT_SMB[2] CGCLK_SMB[2]
4
SMDDR_VREF
CN21
1
VREF
3
R_B_MD0 R_B_MD1
R_B_DQS#0 R_B_DQS0
R_B_MD2 R_B_MD3
R_B_MD8 R_B_MD9
R_B_DQS#1 R_B_DQS1
R_B_MD10 R_B_MD11
R_B_MD16 R_B_MD17
R_B_DQS#2 R_B_DQS2
R_B_MD18 R_B_MD19
R_B_MD24 R_B_MD25
R_B_DM3
R_B_MD26 R_B_MD27
CKE2
R_B_BS2#[7,11]
R_B_BS0#[7,11]
SM_CS3#[5,11]
M_ODT3[5,11]
R_B_BS2#
R_B_MA12 R_B_MA9 R_B_MA8
R_B_MA5 R_B_MA3 R_B_MA1
R_B_MA10 R_B_BS0#
R_B_BMWEA#
R_B_SCASA#
SM_CS3#
M_ODT3
R_B_MD32 R_B_MD33
R_B_DQS#4 R_B_DQS4
R_B_MD34 R_B_MD35
R_B_MD40 R_B_MD41
R_B_DM5
R_B_MD42 R_B_MD46 R_B_MD43
R_B_MD48 R_B_MD49
R_B_DQS#6 R_B_DQS6
R_B_MD50
R_B_MD56 R_B_MD57
R_B_DM7
R_B_MD58 R_B_MD59
CGDAT_SMBCGDAT_SMB CGCLK_SMB
+3V
VSS47
5
DQ0
7
DQ1
9
VSS37
11
DQS#0
13
DQS0
15
VSS48
17
DQ2
19
DQ3
21
VSS38
23
DQ8
25
DQ9
27
VSS49
29
DQS#1
31
DQS1
33
VSS39
35
DQ10
37
DQ11
39
VSS50
41
VSS18
43
DQ16
45
DQ17
47
VSS1
49
DQS#2
51
DQS2
53
VSS19
55
DQ18
57
DQ19
59
VSS22
61
DQ24
63
DQ25
65
VSS23
67
DM3
69
NC4
71
VSS9
73
DQ26
75
DQ27
77
VSS4
79
CKE0
81
VDD7
83
NC1
85
A16_BA2
87
VDD9
89
A12
91
A9
93
A8
95
VDD5
97
A5
99
A3
101
A1
103
VDD10
105
A10/AP
107
BA0
109
WE#
111
VDD2
113
CAS#
115
S1#
117
VDD3
119
ODT1
121
VSS11
123
DQ32
125
DQ33
127
VSS26
129
DQS#4
131
DQS4
133
VSS2
135
DQ34
137
DQ35
139
VSS27
141
DQ40
143
DQ41
145
VSS29
147
DM5
149
VSS51
151
DQ42
153
DQ43
155
VSS40
157
DQ48
159
DQ49
161
VSS52
163
NCTEST
165
VSS30
167
DQS#6
169
DQS6
171
VSS31
173
DQ50
175
DQ51
177
VSS33
179
DQ56
181
DQ57
183
VSS3
185
DM7
187
VSS34
189
DQ58
191
DQ59
193
VSS14
195
SDA
197
SCL
199
VDD(SPD)
PC4800 DDR2_R_9.2H
CKE 2,3CKE 0,1
4
5
2
VSS46
4
DQ4
6
DQ5
8
VSS15
10
DM0
12
VSS5
14
DQ6
16
DQ7
18
VSS16
20
DQ12
22
DQ13
24
VSS17
26
DM1
28
VSS53
30
CK0
32
CK0#
34
VSS41
36
DQ14
38
DQ15
40
VSS54
42
VSS20
44
DQ20
46
DQ21
48
VSS6
50
NC3
52
DM2
54
VSS21
56
DQ22
58
DQ23
60
VSS24
62
DQ28
64
DQ29
66
VSS25
68
DQS#3
70
DQS3
72
VSS10
74
DQ30
76
DQ31
78
VSS8
80
CKE1
82
PC4800 DDR2
SDRAM SO-DIMM
(200P)
VDD8
84
A15
86
A14
88
VDD11
90
A11
92
A7
94
A6
96
VDD4
98
A4
100
A2
102
A0
104
VDD12
106
BA1
108
RAS#
110
S0#
112
VDD1
114
ODT0
116
A13
118
VDD6
120
NC2
122
VSS12
124
DQ36
126
DQ37
128
VSS28
130
DM4
132
VSS42
134
DQ38
136
DQ39
138
VSS55
140
DQ44
142
DQ45
144
VSS43
146
DQS#5
148
DQS5
150
VSS56
152
DQ46
154
DQ47
156
VSS44
158
DQ52
160
DQ53
162
VSS57
164
CK1
166
CK1#
168
VSS45
170
DM6
172
VSS32
174
DQ54
176
DQ55
178
VSS35
180
DQ60
182
DQ61
184
VSS7
186
DQS#7
188
DQS7
190
VSS36
192
DQ62
194
DQ63
196
VSS13
198
SA0
200
SA1
5
R_B_MD4 R_B_MD5
R_B_DM0
R_B_MD6 R_B_MD7
R_B_MD12 R_B_MD13
R_B_DM1
CLK_SDRAM3
CLK_SDRAM3#
R_B_MD15
R_B_MD20 R_B_MD21
R_B_DM2
R_B_MD22 R_B_MD23
R_B_MD28 R_B_MD29
R_B_DQS#3 R_B_DQS3
R_B_MD30 R_B_MD31
CKE3
R_B_MA11 R_B_MA7 R_B_MA6
R_B_MA4 R_B_MA2 R_B_MA0
R_B_BS1# R_B_SRASA#
SM_CS2#
M_ODT2 R_B_MA13
R_B_MD36 R_B_MD37
R_B_DM4
R_B_MD38 R_B_MD39
R_B_MD44 R_B_MD45
R_B_DQS#5 R_B_DQS5
R_B_MD47
R_B_MD52 R_B_MD53
CLK_SDRAM4 CLK_SDRAM4#
R_B_DM6
R_B_MD54 R_B_MD55R_B_MD51
R_B_MD60 R_B_MD61
R_B_DQS#7 R_B_DQS7
R_B_MD62 R_B_MD63
R47 10K R45 10K
+3V
6
CLK_SDRAM3 [5] CLK_SDRAM3# [5]
R_B_BS1# [7,11] R_B_SRASA# [7,11] SM_CS2# [5,11]
M_ODT2 [5,11]
CLK_SDRAM4 [5] CLK_SDRAM4# [5]
6
R_B_DM[0..7] [7] R_B_MD[0..63] [7] R_B_DQS[0..7] [7] R_B_DQS#[0..7] [7] R_B_MA[0..13] [7,11]R_A_MA[0..13] [7,11]
7
1.8VSUS
8
Place these Caps near So-Dimm1.
C499
C515
C497
C112
2.2U
2.2U
2.2U
2.2U
1.8VSUS
Place these Caps near So-Dimm1.
C498
C505
C509
C136
0.1U
0.1U
0.1U
0.1U
SMDDR_VREF
C202
0.1U
C200
2.2U
+3V
C89
2.2U
C129
2.2U
C90
0.1U
C105
2.2U
Place these Caps near So-Dimm1. No Vias Between the Trace of PIN to
CAP.
1.8VSUS
Place these Caps near So-Dimm2.
C503
2.2U
C110
0.1U
C199
2.2U
C123
0.1U
C508
2.2U
C493
2.2U
C100
0.1U
+3V
C91
2.2U
C501
2.2U
1.8VSUS
Place these Caps near So-Dimm2.
C104
0.1U
SMDDR_VREF
C201
0.1U
C494
2.2U
C88
0.1U
C514
2.2U
Place these Caps near So-Dimm2. No Vias Between the Trace of PIN to
CAP.
CLK_SDRAM4CLK_SDRAM3
C175
10P
C178
10P
CLK_SDRAM0# CLK_SDRAM1#
Size Document Number Rev Custom
System DRAM Expansion (200P-DDR_SODIMM X 2)(1/2)
Date: Sheet
7
PROJECT : KN1A
Quanta Computer Inc.
C93
10P
CLK_SDRAM4#CLK_SDRAM3#
CLK_SDRAM1CLK_SDRAM0
C92
10P
of
10 41Tuesday, November 02, 2004
8
2A
1
2
3
4
5
6
7
8
A A
DDRII DUAL CHANNEL A,B.
DDRII A CHANNEL DDRII B CHANNEL
R_A_MA[0..13] [7,10] R_B_MA[0..13] [7,10]
SMDDR_VTERM
C95
C97
0.1U
B B
0.1U
C128
0.1U
R_A_SRASA#[7,10]
R_A_SCASA#[7,10] R_A_BMWEA#[7,10]
C108
0.1U
C109
0.1U
R_A_MA13 R_A_SRASA# R_A_MA8 R_A_MA5 R_A_MA1 R_A_MA3
R_A_MA11 CKE1 R_A_BS0# R_A_MA10 R_A_MA6 R_A_MA7 R_A_MA2 R_A_MA4
R_A_BS1# R_A_MA0 R_A_MA12 R_A_MA9 R_A_SCASA# R_A_BMWEA#
C116
0.1U
CKE1[5,10]
R_A_BS0#[7,10]
R_A_BS1#[7,10]
C121
C99
0.1U
C106
0.1U
0.1U
1
RP9 56X2
3 1
RP21 56X2
3 1
RP15 56X2
3
1
RP25 56X2
3 1
RP11 56X2
3 1
RP19 56X2
3 1
RP17 56X2
3
1
RP13 56X2
3 1
RP24 56X2
3 1
RP6 56X2
3
C132
0.1U
C122
C127
C133
0.1U
0.1U
0.1U
2 4 2 4 2 4
2 4 2 4 2 4 2 4
2 4 2 4 2 4
SMDDR_VTERM
SMDDR_VTERM
SMDDR_VTERM
SMDDR_VTERM
C102
0.1U
C101
0.1U
C135
0.1U
C111
0.1U
C94
0.1U
C115
0.1U
C120
0.1U
C131
0.1U
C98
0.1U
C103
0.1U
C107
0.1U
C96
0.1U
C118
0.1U
Layout note: Place one cap close to every 2 pullup resistors terminated to SMDDR_VTERM
R_B_SRASA#[7,10]
R_B_BS2#[7,10] CKE2[5,10]
SM_CS2#[5,10]
R_B_BS1#[7,10] R_B_SCASA#[7,10] R_B_BMWEA#[7,10]
R_B_BS0#[7,10]
R_B_SRASA# R_B_MA0 R_B_MA1 R_B_MA3 R_B_MA8 R_B_MA5
R_B_MA4 R_B_MA2 R_B_MA12 R_B_MA9 R_B_MA6 R_B_MA7 R_B_BS2# CKE2
SM_CS2# R_B_BS1# R_B_SCASA# R_B_BMWEA# R_B_BS0# R_B_MA10
RP12 56X2
RP14 56X2
RP20 56X2
RP16 56X2
RP23 56X2
RP18 56X2
RP26 56X2
RP8 56X2
RP7 56X2
RP10 56X2
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
2
1
4
3
SMDDR_VTERM
SMDDR_VTERM
SMDDR_VTERM
C C
D D
1
2
3
M_ODT0[5,10] SM_CS0#[5,10]
M_ODT2[5,10] M_ODT3[5,10] SM_CS3#[5,10] M_ODT1[5,10] SM_CS1#[5,10]
CKE3[5,10]
R_A_BS2#[7,10]
CKE0[5,10]
M_ODT0 SM_CS0# R_B_MA13 M_ODT2 M_ODT3 SM_CS3# M_ODT1 SM_CS1# R_B_MA11 CKE3 R_A_BS2# CKE0
4
1
RP4 56X2
3 1
RP5 56X2
3 1
RP3 56X2
3 1
RP2 56X2
3 1
RP22 56X2
3 1
RP27 56X2
3
2 4 2 4 2 4 2 4 2 4 2 4
SMDDR_VTERM
5
Size Document Number Rev Custom
DDR RES.ARRAY(2/2)
6
Date: Sheet
7
PROJECT : KN1A
Quanta Computer Inc.
of
11 41Tuesday, November 02, 2004
8
2A
5
ESD PORTECTION
+5V
U3
2
CRT_B_1 DDCCLK_1
D D
C409
0.1U
DDCDAT_1 CRT_HS_1
C396
0.1U
TV_Y/G
C14
C C
0.1U
B B
PR_INSERT#
A A
VCC
1
IO1
3
IO2
DALC208SC6
+5V
U8
2
VCC
1
IO1
3
IO2
DALC208SC6
+5V
2
VCC
1
IO1
3
IO2
DALC208SC6
+3V
3
2
1
Change bus switch IC from NC7SB3157P6X to SN74LVC2G125. T.H.LIAO 2004/10/22
GND
GND
GND
PR_HSYNC[28]
IO4 IO3
IO4 IO3
IO4 IO3
R812 10K
5
6 4 5
6 4 5
6 4 5
INTVGA_E
Q44
CH2507S
PR_VSYNC[28]
CRT_R_1 CRT_G_1
CRT_VS_1
TV_C/R TV_COMP
PR_RED[28]
PR_GEN[28]
PR_BLU[28]
C466
*33P
VGA_RED
VGA_GEN
R420 39
R421 39
C591 *33P
R4 150/F
+5V
C394
0.1U
CC0402
VGA_RED
PR_RED
+5V
C402
0.1U
CC0402
VGA_GEN
PR_GEN
+5V
C416
0.1U
CC0402
VGA_BLU
PR_BLU
INTVGA_E
HSYNC_COM
INTVGA_E
VSYNC_COM
R5 150/F
4
Change BEAD L2,L3,L5,L49,L50,L51 from BK1608HS470 to BLM18BB470SN1D. T.H.LIAO 2004/10/27
R7 150/F
+2.5V
DDCCLK[6,13]
+2.5V
DDCDATA[6,13]
+5V
U2
5
VCC
1
3
5
1
3
5
1
3
1
2
3
1
2
3
SEL
IN_B1
COM
IN_B0
GND
NC7SB3157P6X
U7
VCC
SEL
IN_B1
COM
IN_B0
GND
NC7SB3157P6X
U11
VCC
SEL
IN_B1
COM
IN_B0
GND
NC7SB3157P6X
U35 SN74LVC2G125
VCC
1OE#
1A
2OE#
2Y
U39 SN74LVC2G125
1OE#
VCC
1A
2OE#
2Y
4
C4
C3
10P
10P
R427 2.2K
DDCCLK
R428 2.2K
DDCDATA
6
4
2
6
4
2
6
4
2
8
7
6
1Y
54
2AGND
8
7
6
1Y
54
2AGND
+5V
L49 BLM18BB470SN1D
L50 BLM18BB470SN1D
L51 BLM18BB470SN1D
C395 10P
+2.5V
2
1
2N7002E
Q2
CRTVS_VGA
CRTHS_VGA
R3 39U6
R8 39
+2.5V
2
1
2N7002E
Q25
CRT SWITCH
PR_INSERT#
CRT_R_COM
CRT_G_COM
CRT_B_COM
+3V
PR_INSERT#
CRTHS_VGA
PR_INSERT#
CRTVS_VGA
PR_INSERT# [19,22,28]
CRT_R_COM [6,13]
SEL FUNCTION(COM)
LOW
CRT_G_COM [6,13]
CRT_B_COM [6,13]
+3V
+3V+3V
VSYNC_COM [6,13]
3
D24
2 1
EC10QS04
RED_PI
GEN_PI
BLU_PIVGA_BLU
C6444
22P
3
3
IN_B0
IN_B1HIGH
C20
0.1U
CC0402
HSYNC_COM [6,13]
C19
0.1U
CC0402
3
2
C393 10P
C387 *0.1U
CRTVDD_5V
T56
C385
*33P
6
7 2 8 3 9 4
10
5
C386
*33P
1617
DDCCLK_1
CRT_VS_1
CRT_HS_1
C388
*33P
CN19 CRT_CONN
111
12
13
14
15
C389
*33P
F2
CRTVDD2
POLY SWITCH 1.1A
C6443
22P
DDCCLK2
CRT_VS2
CRT_HS2
DDCDAT2 DDCDAT_1
12
L2 BLM18BB470SN1D
L3 BLM18BB470SN1D
L5 BLM18BB470SN1D
C6442
22P
R2
2.2K
R6
2.2K
CRTVDD_5V
L8 BK1608HM121
L7 BK1608HM121
L6 BK1608HM121
L4 BK1608HM121
CRTVDD_5V
L9
FBM2125HM330
CRT_R_1
CRT_G_1
CRT_B_1
C391
C392
10P
10P
DDCCLK2 [28]
DDCDAT2 [28]
TV-OUT
TV_Y/G[6,13]
TV_C/R[6,13]
TV_COMP[6,13]
TV_Y/G
TV_C/R
TV_COMP
R450 150/F
R279 150/F
R278 150/F
L10 1.8uH
C400 82P
L11 1.8uH
C399 82P
2
L31 BK1608HS600
1 2
V4 82P
TV_CHROMA_1
V2 82P
Size Document Number Rev Custom
Date: Sheet
CRT PORT
CRT_SENSE#
C390 180P
3
7
7
TV_COMP_1
V3 VPORT-22
PROJECT : KN1A
Quanta Computer Inc.
SVIDEO/CRT/PANLE/HDTV
TV_LUMA_1
CN15 S-VIDEO
5
5
1
CRT_SENSE# [15,28]
46
46
89
89
13
2
2
1
3B
of
12 41Tuesday, November 02, 2004
5
PANEL VCC CONTROL
+3V
+3V
C419
0.1U
L33 FBM2125HM330
C415 22U
R281 10K
6
4
3
U27
IN
IN
ON/OFF
AAT4280-3
AAT4280_OUT
1
OUT
2
GND
5
GND
C420
R430
0.1U
E E
*10K
DISP_ON[6]
BACKLIGHT CONTROL
3VPCU+3V
R192 10K
BLON[6]
D D
D12
SW1010C
FPBACK#[15]
21
FPBACK#
FPBACKBLON
2 1
2
1 3
D11
SW1010C
Q16 DTC144EUA
R177 10K
R176 1K
COVERSW#
C279 1000P
LCD CONNECTOR
+3V
VIN_BLIGHT
LCDVCC
C C
B B
A A
VADJ_1 FPBACK_1
R10 0
TXLOUT0+[6] TXLOUT1-[6]
TXLOUT2+[6]
TXLCLKOUT+[6]
TXUOUT0+[6]
TXUOUT1-[6]
TXUOUT2+[6]
LIGHT_SENSE[22]
TXUCLKOUT+[6]
DDC_CLK[6]
DDC_DATA[6]
CN6
1
2
3
4
5
6
7
8 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39
LCDCON40P
40 PIN
+2.5V
2
1
2N7002E
VIN
R22 *0
DPST[6]
VADJ[22]
5
EDID_DATAEDID_CLK
10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40
+2.5V
Q26
2
2N7002E
1
3
Q3
L32 FBM2125HM330
C405 .1U/50V
CC0805
L13 BK1608HS121-T L12 BK1608HS121-T
3
C406 .1U/50V
CC0805
VIN_BLIGHT
TXLOUT0- [6]
TXLOUT1+ [6] TXLOUT2- [6]
TXLCLKOUT- [6]
TXUOUT0- [6] TXUOUT1+ [6]
TXUOUT2- [6]
TXUCLKOUT- [6]
+3V +3V
R16
2.2K
C403 10U/25V
CC1210
R280
2.2K
LCDVCC
EDID Power
EDID_CLK
EDID_DATA
VIN_BLIGHT
C7 22P
C12
0.1U
CC0402
C280
0.1U
R178 0
C283
0.1U
VADJ_1
FPBACK_1FPBACK
4
C413
0.01U
MXLID# [22]
C2 1000P
4
LCDVCC
C412
0.1U
SW2 LID
123
4
C414
4.7U/10V
PCI-Express Card slot
Delete GND trace prevent when MXM card insert and cause the pin short. T.H.LIAO 2 004/10/13
PEG_RXP[15..0][6]
PEG_RXN[15..0][6]
PCI-EXPRESS
Add MXM card FAN control by EC. T.H.LIAO 2 004/10/27
Add MXM battery low detect signal. T.H.LIAO 2 004/10/13
No stuff for nVidia daughter card. Stuff for ATI card. T.H.LIAO 2 004/07/09
1.5A
AC_BATLOW#[15]
4A
MXM_THERM#[22]
+2.5V
3
CN25
1
VIN
4A
PEG_RXN15 PEG_RXP15
PEG_RXN14 PEG_RXP14
PEG_RXN13 PEG_RXP13
PEG_RXN12 PEG_RXP12
PEG_RXN11 PEG_RXP11
PEG_RXN10 PEG_RXP10
PEG_RXN9 PEG_RXP9
PEG_RXN8 PEG_RXP8
PEG_RXN7 PEG_RXP7
PEG_RXN6 PEG_RXP6
PEG_RXN5 PEG_RXP5
PEG_RXN4 PEG_RXP4
PEG_RXN3 PEG_RXP3
PEG_RXN2 PEG_RXP2
PEG_RXN1 PEG_RXP1
PEG_RXN0 PEG_RXP0
+1.5V
C523 1000P
SRC_PEG# SRC_PEG
PLTRST#
HSYNC_COM VSYNC_COM DDCCLK DDCDATA
RP58 *10KX4
2 4 6 8
T85 T86 T84
T81 T82
T83 T79
T80 T75
AC_BATLOW#
1 3
B
5 7
AC_BATLOW#
RP59 *10KX4
8 6 4 2 8 6 4 2
RP60 *10KX4
7 5 3 1 7 5 3 1
SRC_PEG#[2] SRC_PEG[2]
PLTRST#[5,14,15,36]
THDAT_SMB[3,22,28] THCLK_SMB[3,22,28]
HSYNC_COM[6,12] VSYNC_COM[6,12] DDCCLK[6,12] DDCDATA[6,12]
C521
0.1U
PWR_SRC
3
PWR_SRC
5
PWR_SRC
7
PWR_SRC
9
PWR_SRC
11
PWR_SRC
13
PWR_SRC
15
PWR_SRC
17
GND
19
GND
21
GND
23
GND
25
PEX_RX15#
27
PEX_RX15
29
GND
31
PEX_RX14#
33
PEX_RX14
35
GND
37
PEX_RX13#
39
PEX_RX13
41
GND
43
PEX_RX12#
45
PEX_RX12
47
GND
49
PEX_RX11#
51
PEX_RX11
53
GND
55
PEX_RX10#
57
PEX_RX10
59
GND
61
PEX_RX9#
63
PEX_RX9
65
GND
67
PEX_RX8#
69
PEX_RX8
71
GND
73
PEX_RX7#
75
PEX_RX7
77
GND
79
PEX_RX6#
81
PEX_RX6
83
GND
85
PEX_RX5#
87
PEX_RX5
89
GND
91
PEX_RX4#
93
PEX_RX4
95
GND
97
PEX_RX3#
99
PEX_RX3
101
GND
103
PEX_RX2#
105
PEX_RX2
107
GND
109
PEX_RX1#
111
PEX_RX1
113
GND
115
PEX_RX0#
117
PEX_RX0
119
GND
121
PEX_REFCLK#
123
PEX_REFCLK
125
CLK_REQ#
127
PEX_RST#
129
RSVD
131
RSVD
133
SMB_DAT
135
SMB_CLK
137
THERM#
139
VGA_HSYNC
141
VGA_VSYNC
143
DDCA_CLK
145
DDCA_DAT
147
IGP_UCLK#
149
IGP_UCLK
151
GND
B
153
RSVD
155
RSVD
157
RSVD
159
IGP_UTX2#
161
IGP_UTX2
163
GND
165
IGP_UTX1#
167
IGP_UTX1
169
GND
171
IGP_UTX0#
173
IGP_UTX0
175
GND
177
IGP_LCLK#/DVI_B_CLK#
179
IGP_LCLK/DVI_B_CLK
181
DVI_B_HPD/GND
183
RSVD
185
RSVD
187
GND
189
IGP_LTX2#/DVI_B_TX2#
191
IGP_LTX2/DVI_B_TX2
193
GND
195
IGP_LTX1#/DVI_B_TX1#
197
IGP_LTX1/DVI_B_TX1
199
GND
201
IGP_LTX0#/DVI_B_TX0#
203
IGP_LTX0/DVI_B_TX0
205
DVI_A_HPD
207
DVI_A_CLK#
209
DVI_A_CLK
211
GND
213
DVI_A_TX2#
215
DVI_A_TX2
217
GND
219
DVI_A_TX1#
221
DVI_A_TX1
223
GND
225
DVI_A_TX0#
227
DVI_A_TX0
229
GND
2004/03/31 Modify by T.H.Liao
1). Change connector library to add KEY pin.
2). Change pin define for PIN136,138~149,152,156
2
2
1V8RUN 1V8RUN 1V8RUN 1V8RUN 1V8RUN 1V8RUN 1V8RUN
RUNPWROK#
5VRUN
GND GND GND
PRSNT2#
PEX_TX15#
PEX_TX15
GND
PEX_TX14#
PEX_TX14
GND
PEX_TX13#
PEX_TX13
GND
PEX_TX12#
PEX_TX12
GND
PEX_TX11#
PEX_TX11
GND
PEX_TX10#
PEX_TX10
GND
PEX_TX9#
PEX_TX9
GND
PEX_TX8#
PEX_TX8
GND
PEX_TX7#
PEX_TX7
GND
PEX_TX6#
PEX_TX6
GND
PEX_TX5#
PEX_TX5
GND
PEX_TX4#
PEX_TX4
GND
PEX_TX3#
PEX_TX3
GND
PEX_TX2#
PEX_TX2
GND
PEX_TX1#
PEX_TX1
GND
PEX_TX0#
PEX_TX0
PCI-EXPRESS MODULE BOARD CONNECTOR
PRSNT1#
TV_C/HDTV_Pr
GND
TV_Y/HDTV_Y
GND
TV_CVBS/HDTV_Pb
GND
VGA_RED
GND
VGA_GRN
GND
VGA_BLU
GND
LVDS_UCLK#
LVDS_UCLK
GND
LVDS_UTX3#
LVDS_UTX3
GND
LVDS_UTX2#
LVDS_UTX2
GND
LVDS_UTX1#
LVDS_UTX1
GND
LVDS_UTX0#
LVDS_UTX0
GND
LVDS_LCLK#
LVDS_LCLK
GND
LVDS_LTX3#
LVDS_LTX3
GND
LVDS_LTX2#
LVDS_LTX2
GND
LVDS_LTX1#
LVDS_LTX1
GND
LVDS_LTX0#
LVDS_LTX0
GND DDCC_DAT DDCC_CLK
LVDS_PPEN
LVDS_BL_BRGHT
LVDS_BLEN
DDCB_DAT DDCB_CLK
2V5RUN
GND
3VRUN 3VRUN
PCI-E CONN
3VRUN
+1.8V
4 6 8 10 12 14 16 18 20 22 24
26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204 206 208 210 212 214 216 218 220 222 224 226 228 230
3.5A
0.5A
HWPG [22,29,30,31,32,34]
+5V
nVidia ask to pull-dwon this pin. 04/07
R131 10K
PEG_TXN_C15 PEG_TXP_C15
PEG_TXN_C14 PEG_TXP_C14
PEG_TXN_C13 PEG_TXP_C13
PEG_TXN_C12 PEG_TXP_C12
PEG_TXN_C11 PEG_TXP_C11
PEG_TXN_C10 PEG_TXP_C10
PEG_TXN_C9 PEG_TXP_C9
PEG_TXN_C8 PEG_TXP_C8
PEG_TXN_C7 PEG_TXP_C7
PEG_TXN_C6 PEG_TXP_C6
PEG_TXN_C5 PEG_TXP_C5
PEG_TXN_C4 PEG_TXP_C4
PEG_TXN_C3 PEG_TXP_C3
PEG_TXN_C2 PEG_TXP_C2
PEG_TXN_C1 PEG_TXP_C1
PEG_TXN_C0 PEG_TXP_C0
TV_C/R
TV_Y/G
TV_COMP
CRT_R_COM
CRT_G_COM
CRT_B_COM
TXUCLKOUT­TXUCLKOUT+
TXUOUT2­TXUOUT2+
TXUOUT1­TXUOUT1+
TXUOUT0­TXUOUT0+
TXLCLKOUT­TXLCLKOUT+
TXLOUT2­TXLOUT2+
TXLOUT1­TXLOUT1+
TXLOUT0­TXLOUT0+
EDID_DATA EDID_CLK DISP_ON
R19 *0
BLON
+2.5V
+3V
T77 T78
1.5A
1
Change MXM II card sequence from PWROK to HWPG, since PWROK signal slowly than CPU power good. T.H.LIAO 2 004/10/20
PEG_TXP_C[15..0] [6]
PEG_TXN_C[15..0] [6]
VIN
+5V
PCI-EXPRESS
PRSNT1# [15]
TV_C/R [6,12]
TV_Y/G [6,12]
TV_COMP [6,12]
CRT_R_COM [6,12]
CRT_G_COM [6,12]
CRT_B_COM [6,12]
TXUCLKOUT- [6] TXUCLKOUT+ [6]
TXUOUT2- [6] TXUOUT2+ [6]
TXUOUT1- [6] TXUOUT1+ [6]
TXUOUT0- [6] TXUOUT0+ [6]
TXLCLKOUT- [6] TXLCLKOUT+ [6]
TXLOUT2- [6] TXLOUT2+ [6]
TXLOUT1- [6]
TXLOUT1+ [6]
TXLOUT0- [6] TXLOUT0+ [6]
DISP_ON [6]
VADJ [22]
BLON [6]
Change I2C pull high from +2.5V to +3V, since MXM card is 3.3V level. T.H.LIAO 2 004/10/20
+1.8V
+3V
TV OUT
RGB OUT
LVDS
LCD CTL
R462 *1K
When use 915PM and then R462 no stuff. T.H.LIAO 2 004/09/27
BLON
C595
0.1U
C234
0.1U
C236
0.1U
C504
0.1U
C596
1000P
C233
1000P
C238
1000P
C507
1000P
PROJECT : KN1A
Size Document Number Rev
C
3
2
Date: Sheet
Quanta Computer Inc.
GPU Daughter Card & LCD CON.
1
13 41Tuesday, November 02, 2004
3B
of
Loading...
+ 30 hidden pages