plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 × 10 × 1.75 mm
SOT307-2
1997 Mar 112
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
TDA9852
decoder and audio processor
LICENSE INFORMATION
A license is required for the use of this product. For further information, please contact
COMPANYBRANCHADDRESS
THAT CorporationLicensing Operations734 Forest St.
Marlborough, MA 01752
USA
Tel.: (508) 229-2500
Fax: (508) 229-2590
Tokyo Office405 Palm House, 1-20-2 Honmachi
Shibuya-ku, Tokyo 151
Japan
Tel.: (03) 3378-0915
Fax: (03) 3374-5191
QUICK REFERENCE DATA
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
V
CC
I
CC
V
comp(rms)
V
oR,L(rms)
G
LA
α
cs
THD
V
I, O(rms)
AVLcontrol range−15−+6dB
G
C
L
B
S/Nsignal-to-noise ratioline out (mono); V
S/Nsignal-to-noise ratioaudio section; V
supply voltage8.08.59.0V
supply current−7595mA
input signal voltage (RMS value)100% modulation L + R; fi= 300 Hz −250−mV
output signal voltage (RMS value) 100% modulation L + R; fi= 300 Hz −500−mV
input level adjustment control−3.5−+4.0dB
stereo channel separationfL= 300 Hz; fR= 3 kHz2535−dB
total harmonic distortion L + Rfi= 1 kHz−0.2−%
L,R
signal handling (RMS value)THD < 0.5%2−−V
volume control range−71−+16dB
maximum loudness boostfi=40Hz−17−dB
= 0.5 V (RMS)
o
CCIR noise weighting filter
−60−dB
(peak value)
DIN noise weighting filter
−73−dBA
(RMS value)
= 2 V (RMS);
o
gain = 0 dB
CCIR noise weighting filter
−94−dB
(peak value)
DIN noise weighting filter
−107−dBA
(RMS value)
1997 Mar 113
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
decoder and audio processor
BLOCK DIAGRAM
OUTR
42
(38)
OUT
RIGHT
C12
R3
R2
C11
C9
C8C28
C7
(EIR)
External Input Right
C20
C16
Q1
CERAMIC
C5
C4
C3
41
40
VIR
39
C10
38
37
5
35
C6
34
36
LIR
33
LOR
32
31
30
RESONATOR
MURATA
CSB503F58
29
28
27
R1
C2
26
(37)
(36)
RIGHT
VOLUME
LOUDNESS
(35)
(34)
(33)
TDA9852
(44)
(31)
(30)
(32)
(29)
(28)
(27)
(26)
(25)
(24)
(23)
STEREO DECODER
(22)
CONTROL
ZERO
CROSSING
EFFECTS
AUTOMATIC
VOLUME AND
LEVEL CONTROL
INPUT
SELECT
+
SELECT
LINEOUT
DEMATRIX
SAP
SWITCH
STEREO/
INPUT
LEVEL
ADJUST
24
(20)
C1
COMP
OUTL
1
(40)
OUT
LEFT
LEFT
VOLUME
CONTROL
LOUDNESS
C
2
I
LOGIC
TRANSCEIVER
SUPPLY
ADJUST
STEREO
DBX
SAP
DEMODULATOR
(41)
(42)
(43)
(18)
(17)
(1)
(21)
(19)
(3)
(4)
(2)
(5)
(6)
(7)
(8)
(9)
(11)
(10)
(12)
(13)
(14)
2
3
4
22
21
(15)(16)(39)
20
6
25
23
8
9
7
10
11
12
13
14
16
15
17
18
19
MHA309
n.c.
C14
VIL
LIL
LOL
R6
C29
C26
SDASCL
C27
R7
C19
C18C17
R5
R4
C30
C34
C15
C49
C47
C25
C24
C23
C22
C21
AGNDDGND
CC
V
(EIL)
External Input Left
TDA9852
handbook, full pagewidth
Fig.1 Block diagram.
The numbers given in parenthesis refer to the TDA9852H version.
1997 Mar 114
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
TDA9852
decoder and audio processor
Component list
Electrolytic capacitors ±20%; foil or ceramic capacitors ±10%; resistors ±5%; unless otherwise specified; see Fig.1.
COMPONENTSVALUETYPEREMARK
C110 µFelectrolytic63 V
C2470 nFfoil
C34.7 µFelectrolytic63 V
C4220 nFfoil
C510 µFelectrolytic63 V; I
C62.2 µFelectrolytic16 V
C72.2 µFelectrolytic63 V
C815 nFfoil±5%
C915 nFfoil±5%
C102.2 µFelectrolytic16 V
C118.2 nFfoil or ceramic±5% SMD 2220/1206
C12150 nFfoil±5%
C14150 nFfoil±5%
C15100 µFelectrolytic16 V
C164.7 µFelectrolytic63 V
C174.7 µFelectrolytic63 V
C18100 nFfoil
C1910 µFelectrolytic63 V
C204.7 µFelectrolytic63 V
C2147 nFfoil±5%
C221 µFelectrolytic63 V
C231 µFelectrolytic63 V
C2410 µFelectrolytic63 V ±10%
C2510 µFelectrolytic63 V ±10%
C262.2 µFelectrolytic16 V
C272.2 µFelectrolytic63 V
C284.7 µFelectrolytic63 V ±10%
C292.2 µFelectrolytic16 V
C308.2 nFfoil or ceramic±5% SMD 2220/1206
C34100 µFelectrolytic16 V
C47220 µFelectrolytic25 V
C49100 nFfoil or ceramicSMD 1206
R12.2 kΩ−
R220 kΩ−
R32.2 kΩ−
R420 kΩ−
R52.2 kΩ−
R68.2 kΩ− ±2%
leak
< 1.5 µA
1997 Mar 115
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
decoder and audio processor
COMPONENTSVALUETYPEREMARK
R7160Ω− ±2%
Q1CSB503F58radial leads
CSB503JF958alternative as SMD
PINNING
SYMBOL
SDIP42QFP44
OUTL140output, left channel
LDL241input loudness, left channel
VIL342input volume, left channel
EOL443output effects, left channel
C
AV
V
ref
544automatic volume control capacitor
61reference voltage 0.5V
LIL72input line control, left channel
AVL83input automatic volume control, left channel
SOL94output selector, left channel
LOL105output line control, left channel
C
TW
C
TS
C
W
C
S
116capacitor timing wideband for dbx
127capacitor timing spectral for dbx
138capacitor wideband for dbx
149capacitor spectral for dbx
VEO1510variable emphasis output for dbx
VEI1611variable emphasis input for dbx
C
NR
C
M
C
DEC
1712capacitor noise reduction for dbx
1813capacitor mute for SAP
1914capacitor DC-decoupling for SAP
GND20−ground
AGND−15analog ground
DGND−16digital ground
SDA2117serial data input/output (I
SCL2218serial clock input (I
V
CC
2319supply voltage
COMP2420composite input signal
V
C
C
C
C
CAP
P1
P2
PH
ADJ
2521capacitor for electronic filtering of supply
2622capacitor for pilot detector
2723capacitor for pilot detector
2824capacitor for phase detector
2925capacitor for filter adjustment
CER3026ceramic resonator
C
MO
3127capacitor DC-decoupling mono
PINS
DESCRIPTION
CC
2
C-bus)
2
C-bus)
TDA9852
1997 Mar 116
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
TDA9852
decoder and audio processor
SYMBOL
SDIP42QFP44
C
SS
3228capacitor DC-decoupling stereo/SAP
LOR3329output line control, right channel
SOR3430output selector, right channel
AVR3531input automatic volume control, right channel
LIR3632input line control, right channel
C
PS2
C
PS1
3733capacitor 2 pseudo function
3834capacitor 1 pseudo function
EOR3935output effects, right channel
VIR4036input volume, right channel
LDR4137input loudness, right channel
OUTR4238output, right channel
n.c.−39not connected
PINS
DESCRIPTION
handbook, full pagewidth
V
AVL
SOL
LOL
C
C
C
VEO
VEI
ref
LIL
TW
TS
C
CAVEOL
44
1
2
3
4
5
6
7
8
W
9
S
10
11
12
NR
C
VIL
LDL
OUTL
n.c.
OUTR
LDR
VIR
43
42
41
40
39
38
37
36
TDA9852H
13
14
15
16
17
18
19
20
M
C
DEC
C
AGND
DGND
SDA
SCL
CC
V
COMP
EOR
35
21
CAP
V
PS1
C
34
22
P1
C
33
32
31
30
29
28
27
26
25
24
23
MHA696
C
PS2
LIR
AVR
SOR
LOR
C
SS
C
MO
CER
C
ADJ
C
PH
C
P2
Fig.2 Pin configuration (QFP-version).
1997 Mar 117
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
decoder and audio processor
I
The composite input signal is fed to the input level
adjustment stage. The control range is from
−3.5 to +4.0 dB in steps of 0.5 dB. The subaddress
control 3 of Tables 5 and 6 and the level adjust setting of
Table 21 allows an optimum signal adjustment during the
set alignment. The maximum input signal voltage is
2 V (RMS).
TEREO DECODER
S
The output signal of the level adjustment stage is coupled
to a low-pass filter which suppresses the baseband noise
above 125 kHz. The composite signal is then fed into a
pilot detector/pilot cancellation circuit and into the MPX
demodulator. The main L + R signal passes a 75 µs fixed
de-emphasis filter and is fed into the dematrix circuit.
The decoded sub-signal L − R is sent to the stereo/SAP
switch. To generate the pilot signal the stereo demodulator
uses a PLL circuit including a ceramic resonator.
The stereo channel separation is adjusted by an automatic
procedure to be performed during set production. For a
detailed description see Section “Adjustment procedure”.
The stereo identification can be read by the I2C-bus
(see Table 2). Two different pilot thresholds
(data STS = 1; STS = 0) can be selected via the I2C-bus
(see Table 19).
DEMODULATOR
SAP
The composite signal is fed from the output of the input
level adjustment stage to the SAP demodulator circuit
through a 5fH (fH= horizontal frequency) band-pass filter.
The demodulator level is automatically controlled.
The SAP demodulator includes internal noise and field
strength detectors that mute the SAP output in the event of
insufficient signal conditions. The SAP identification signal
can be read by the I2C-bus (see Table 2).
Fig.3 Pin configuration (SDIP-version).
1997 Mar 118
WITCH
S
The stereo/SAP switch feeds either the L − R signal or the
SAP demodulator output signal via the internal dbx noise
reduction circuit to the dematrix/switching circuit. Table 12
shows the different switch modes provided at the output
pins LOR and LOL.
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
decoder and audio processor
dbx DECODER
The circuit includes all blocks required for the noise
reduction system in accordance with the BTSC system
specification. The output signal is fed through a 73 µs fixed
de-emphasis circuit to the dematrix block.
I
NTEGRATED FILTERS
The filter functions necessary for stereo and SAP
demodulation and part of the dbx filter circuits are provided
on-chip using transconductor circuits. The required filter
accuracy is attained by an automatic filter alignment
circuit.
Audio processor
ELECTOR
S
The selector allows selecting either the internal line out
signals LOR or LOL (dematrix output) or the external line
in signals LIR and LIL and combines the left and right
signals in several modes (see Tables 5 and 6 for
subaddress and Table 11 for data). The input signal
capability of the line inputs (LIR/LIL) is 2 V (RMS).
The output of the selector is AC-coupled to the automatic
volume level control circuit via pins SOR/SOL and
AVR/AVL to avoid offset voltages.
UTOMATIC VOLUME LEVEL CONTROL
A
The automatic volume level stage controls its output
voltage to a constant level of typically 200 mV (RMS) from
an input voltage range of 0.1 to 1.1 V (RMS). The circuit
adjusts variations in modulation during broadcasting and
due to changes in the programme material. The function
can be switched off. To avoid audible ‘plops’ during the
permanent operation of the AVL circuit a soft blending
scheme has been applied between the different gain
stages. A capacitor (4.7 µF) at pin CAV determines the
attack and decay time constants. In addition the ratio of
attack and decay time can be changed via I2C-bus
(see Table 15). At power on, the discharged 4.7 µF
capacitor at CAV must be loaded by the internal decay
current. If AVL is chosen, this would result in an attenuated
AVL gain for about 10 seconds after poweron. This can be
speeded up by choosing via I2C-bus an increased charge
current (about 10 times higher) for about the first
2 seconds after power on (see Table 6, CCD bit in
control 1 and Table 18).
TDA9852
E
FFECTS
The audio processor section offers the following mode
selections: linear stereo, pseudo stereo, spatial stereo and
forced mono.The spatial mode provides an antiphase
crosstalk of 30% or 52% (switchable via I2C-bus;
see Table 10).
V
OLUME/LOUDNESS
The volume control range is from +16 dB to −71 dB in
steps of 1 dB and ends with a mute step (see Table 8).
Balance control is achieved by the independent volume
control of each channel. The volume control blocks
operate in combination with the loudness control. The filter
is linear when maximum gain for volume control is
selected. The filter characteristic changes automatically
over a range of 28 dB down to a setting of −12 dB.
At −12 dB volume control the maximum loudness boost is
obtained. The filter characteristic is determined by external
components. The proposed application provides a
maximum boost of 17 dB for bass and 4.5 dB for treble.
The loudness may be switched on or off via I2C-bus
control (see Table 9). The left and right volume control
stages include two independent zero crossing detectors.
A change in volume is automatically activated but not
executed. The execution is enabled at the next zero
crossing of the signal. If a new volume step is activated
before the previous one has been processed, the previous
value will be executed first, and then the new value will be
activated. If no zero crossing occurs the next volume
transmission will enforce the last activated volume setting.
The zero crossing is realized between adjoining steps and
between any steps, but not from any step to mute. In this
case the GMU bit is needed to use. In case only one
channel has to be muted, two steps are necessary.
The first step is a transmission of any step to −71 dB and
the second step is the−71 dB step to mute mode. The step
of −71 dB to mute mode has no zero crossing but this is
not relevant.
1997 Mar 119
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
decoder and audio processor
MUTE
The mute function can be activated independently with last
step of volume control at the left or right output. By setting
the general mute bit GMU via the I2C-bus all outputs are
muted. All channels include an independent zero cross
detector. The zero crossing mute feature can be selected
via bit TZCM:
TZCM = 0: forced mute with direct execution
TZCM = 1: execution in time with signal zero crossing.
In the zero cross mode a change in the GMU polarity is
activated but not executed. The execution is enabled at
the next zero crossing of the signal. To avoid a large delay
of mute switching, when very low frequencies are
processed, or the output signal amplitude is lower than the
DC offset voltage, the following I
needed:
a first transmission for mute execution
a second transmission about 100 ms later, which must
switch the zero crossing mode to forced mute
(TZCM = 0)
a third transmission to reactivate the zero crossing
mode (TZCM = 1). This transmission can take place
immediately, but must follow before the next mute
execution.
Adjustment procedure
COMPOSITE INPUT LEVEL ADJUSTMENT
Feed in from FM demodulator the composite signal with
100% modulation (25 kHz deviation) L + R; fi= 300 Hz.
Set input level control via I2C-bus monitoring line out
(500 mV ±20 mV). Store the setting in a non-volatile
memory.
• Start adjustment by transmission ADJ = 1 in register
ALI3; the decoder will align itself
• After 1 second minimum stop alignment by transmitting
ADJ = 0 in register ALI3 read the alignment data by an
2
I
C-bus read operation from ALR1 and ALR2
(see Chapter “I2C-bus protocol”) and store it in a
non-volatile memory; the alignment procedure
overwrites the previous data stored in ALI1 and ALI2
• Disconnect the capacitors of external inputs from
ground.
M
ANUAL ADJUSTMENT
Manual adjustment is necessary when no dual tone
generator is available (e.g. for service).
• Spectral and wideband data have to be set to 10000
(middle position for adjustment range)
• Composite input L = 300 Hz; 14% modulation
• Adjust channel separation by varying wideband data
• Composite input L = 3 kHz; 14% modulation
• Adjust channel separation by varying spectral data
• Iterative spectral/wideband operation for optimum
adjustment
• Store data in non-volatile memory.
IMING CURRENT FOR RELEASE RATE
T
Due to possible internal and external spreading, the timing
current can be adjusted via I2C-bus, see Table 20, as
recommended by dbx.
• Capacitors of external inputs LIL and LIR must be
grounded at EIL and EIR
• Composite input signal L = 300 Hz, R = 3.1 kHz,
14% modulation for each channel; volume gain +16 dB
via I2C-bus
1997 Mar 1110
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
TDA9852
decoder and audio processor
Requirements for the composite input signal to ensure correct system performance
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
COMP
L+R(rms)
composite input level for 100%
modulation L + R; 25 kHz
deviation; fi= 300 Hz;
RMS value
∆COMPcomposite input level
spreading under operating
conditions
Z
o
f
lf
f
hf
THD
L,R
output impedancenote 1−low-ohmic 5kΩ
low frequency roll-off25 kHz deviation L + R; −2dB −−5Hz
high frequency roll-off25 kHz deviation L + R; −2 dB100−−kHz
total harmonic distortion L + Rfi= 1 kHz; 25 kHz deviation−−0.5%
S/Nsignal-to-noise ratio
L + R/noise
α
SB
side band suppression mono
into unmodulated SAP carrier;
SAP carrier/side band
α
SP
spectral spurious attenuation
L + R/spurious
measured at COMP162250363mV
= −20 to +70 °C; aging;
T
amb
−0.5−+0.5dB
power supply influence
= 1 kHz; 125 kHz deviation;
f
i
−−1.5%
note 2
CCIR 468-2 weighted quasi
peak; L + R; 25 kHz deviation;
= 1 kHz; 75 µs de-emphasis
f
i
critical picture modulation;
44−−dB
note 3
with sync only54−−dB
mono signal: 25 kHz deviation,
46−−dB
fi= 1 kHz; side band: SAP
carrier frequency ±1 kHz
50 Hz to 100 kHz;
mainly n × fH; no de-emphasis;
L + R; 25 kHz deviation,
f = 1 kHz as reference
n = 1, 535−−dB
n = 4, 640−−dB
n = 2, 326−−dB
Notes
1. Low-ohmic preferred, otherwise the signal loss and spreading at COMP, caused by Z
and the composite input
o
impedance (see Chapter “Characteristics”, Section “Input level adjustment control”) must be taken into account.
2. In order to prevent clipping at over-modulation
(maximum deviation in the BTSC system for 100% modulation is 73 kHz).
3. For example colour bar or flat field white; 100% video modulation.
1997 Mar 1111
Philips SemiconductorsPreliminary specification
I2C-bus controlled BTSC stereo/SAP
TDA9852
decoder and audio processor
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 134).
SYMBOLPARAMETERMIN.MAX.UNIT
V
CC
V
n
T
amb
T
stg
V
es
Note
1. Human body model: C = 100 pF; R = 1.5 kΩ; V = 2 kV; Charge device model: C = 200 pF; R = 0 Ω; V = 300 V.
THERMAL CHARACTERISTICS
SYMBOLPARAMETERVALUEUNIT
R
th j-a
supply voltage09.5V
voltage of all other pins to pin V